DESCRIPTION
The MP3422 is a high-efficiency, synchronous, current-mode, step-up converter with output disconnect.

The MP3422 starts up from an input voltage as low as 1.9V, while providing inrush current limiting and output short-circuit protection. The integrated P-channel synchronous rectifier improves efficiency and eliminates the need for an external Schottky diode. This P-channel disconnects the output from the input during shutdown.

The 600kHz switching frequency allows small external components, while the internal compensation and soft-start minimize external component count. The MP3422 provides a compact solution for a 5V output, 2.5A load requirement, using a supply voltage down to 2.8V.

The MP3422 is available in 14-pin QFN 2mmx2mm package.

FEATURES
- Up to 98% Efficiency
- 1.9V to 5.5V Input Range
- 2.5V to 5.5V Output Range
- Internal Synchronous Rectifier
- 600kHz Fixed Switching Frequency
- >6.5A Switch Current Limit Capability
- 43μA Quiescent Current
- High Efficiency over Full Load Range
- Internal Soft-start and Compensation
- True Output Load Disconnect from Input
- OCP, SCP, OVP and OTP Protection
- Small 2x2mm QFN14 Package

APPLICATIONS
- Battery-Powered Products
- Power Banks, Juice Packs, Battery Back-up Units
- USB Power Supply
- Consumer Electronic Accessories
- Tablets

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page.
*MPS* and *The Future of Analog IC Technology* are Registered Trademarks of Monolithic Power Systems, Inc.
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number*</th>
<th>Package</th>
<th>Top Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP3422GG</td>
<td>QFN-14 (2mmX2mm)</td>
<td>See Below</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP3422GG–Z)

TOP MARKING

CNY
LLL

CN: product code of MP3422GG;
Y: year code;
LLL: lot number;

PACKAGE REFERENCE

[Diagram of package reference with labels for PGND, SW, OUT, FB, AGND, IN, EN, NC, and OUT OUT]
ABSOLUTE MAXIMUM RATINGS (1)
SW Pin ...................... -0.3V to +6.5V (9V for <5ns)
All other Pins ................. -0.3V to +6.5V
Continuous Power Dissipation \( T_A = +25^\circ C \) (2)
.......................................................... 1.56W
Junction Temperature .............. 150°C
Lead Temperature ...................... 260°C
Storage Temperature ........... -65°C to +150°C

Recommended Operating Conditions (3)
Supply Voltage \( V_{IN} \) ......................... 1.9V to 5.5V
\( V_{OUT} \) ........................................ 2.5V to 5.5V
Operating Junction Temp. \( (T_J) \). -40°C to +125°C

Thermal Resistance (4) \( \theta_{JA} \), \( \theta_{JC} \)
QFN-14 (2mmx2mm) ............ 80 ...... 16 °C/W

Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature \( T_J \) (MAX), the junction-to-ambient thermal resistance \( \theta_{JA} \), and the ambient temperature \( T_A \). The maximum allowable continuous power dissipation at any ambient temperature is calculated by \( P_D \) (MAX) = \( (T_j \) (MAX)-\( T_A) / \theta_{JA} \). Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
### ELECTRICAL CHARACTERISTICS

\( V_{\text{IN}} = V_{\text{EN}} = 3.3 \text{V}, \ V_{\text{OUT}} = 5 \text{V}, \ T_j = -40^\circ \text{C} \text{ to} 125^\circ \text{C} \), typical values are tested at \( T_j = 25^\circ \text{C} \), unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Voltage Range</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Start Operating Input Voltage</td>
<td>( V_{\text{IN}} )</td>
<td>( V_{\text{EN}} = V_{\text{IN}} = 3.3 \text{V}, \ V_{\text{OUT}} = 5 \text{V}, ) no load</td>
<td>1.9</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Quiescent Current</td>
<td>( I_{\text{Q_NS}} )</td>
<td>Measured on OUT pin, ( T_j = 25^\circ \text{C} )</td>
<td>43</td>
<td>57</td>
<td>( \mu \text{A} )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{\text{EN}} = V_{\text{IN}} = 3.3 \text{V}, \ V_{\text{OUT}} = 5 \text{V}, ) no load</td>
<td>0.3</td>
<td>( \mu \text{A} )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Shutdown Current</td>
<td>( I_{\text{SD}} )</td>
<td>( V_{\text{EN}} = V_{\text{OUT}} = 0 \text{V}, ) Measured on IN pin, ( T_j = 25^\circ \text{C} )</td>
<td>0.1</td>
<td>1</td>
<td>( \mu \text{A} )</td>
<td></td>
</tr>
<tr>
<td>IN UVLO Rising Threshold</td>
<td>( V_{\text{UVLO_IN_R}} )</td>
<td>( V_{\text{IN}} ) Rising, ( T_j = 25^\circ \text{C} )</td>
<td>1</td>
<td>1.3</td>
<td>1.6</td>
<td>V</td>
</tr>
<tr>
<td>IN UVLO Falling Threshold</td>
<td>( V_{\text{UVLO_IN_F}} )</td>
<td>( V_{\text{IN}} ) Falling, ( V_{\text{OUT}} = 5 \text{V} )</td>
<td>650</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VOUT Start Switching Rising Threshold</td>
<td>( V_{\text{UVLO_OUT_R}} )</td>
<td>( T_j = 25^\circ \text{C} )</td>
<td>( V_{\text{OUT}} = 1.7 \text{V} )</td>
<td>(5)</td>
<td>0.7</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{\text{OUT}} = 0 \text{V} )</td>
<td>(5)</td>
<td>0.2</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Duty = 44%, ( V_{\text{IN}} = 2.8 \text{V}, \ V_{\text{OUT}} = 5 \text{V} )</td>
<td>(5)</td>
<td>6.5</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td><strong>Step-up Converter</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operation Frequency</td>
<td>( F_{\text{SW}} )</td>
<td>( T_j = 25^\circ \text{C} )</td>
<td>500</td>
<td>600</td>
<td>700</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C ( \leq T_j \leq 125^\circ \text{C} )</td>
<td>440</td>
<td>600</td>
<td>760</td>
<td></td>
</tr>
<tr>
<td>Feedback Voltage</td>
<td>( V_{\text{FB}} )</td>
<td>( T_j = 25^\circ \text{C} )</td>
<td>795</td>
<td>807</td>
<td>819</td>
<td>mV</td>
</tr>
<tr>
<td>Feedback Input Current</td>
<td>( I_{\text{FB}} )</td>
<td>( V_{\text{FB}} = 850 \text{mV} )</td>
<td>1</td>
<td>50</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>NMOS On-Resistance</td>
<td>( R_{\text{NDS_ON}} )</td>
<td></td>
<td>13</td>
<td>m( \Omega )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NMOS Leakage Current</td>
<td>( I_{\text{N_LK}} )</td>
<td>( V_{\text{SW}} = 5 \text{V} )</td>
<td>100</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMOS On-Resistance</td>
<td>( R_{\text{PDS_ON}} )</td>
<td></td>
<td>18</td>
<td>m( \Omega )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMOS Leakage Current</td>
<td>( I_{\text{P_LK}} )</td>
<td>( V_{\text{SW}} = 5 \text{V}, \ V_{\text{OUT}} = 0 \text{V} )</td>
<td>0.1</td>
<td>( \mu \text{A} )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Duty Cycle</td>
<td>( D_{\text{MAX}} )</td>
<td></td>
<td>90</td>
<td>95</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Linear Charge Current Limit(5)</td>
<td>( I_{\text{CH_LIMIT}} )</td>
<td>( V_{\text{OUT}} = 1.7 \text{V} )</td>
<td>0.7</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{\text{OUT}} = 0 \text{V} )</td>
<td>0.2</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NMOS Current Limit(5)</td>
<td>( I_{\text{SW_LIMIT1}} )</td>
<td>( V_{\text{IN}} = 5 \text{V}, \ V_{\text{OUT}} = 3.3 \text{V} )</td>
<td>4</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Duty = 44%, ( V_{\text{IN}} = 2.8 \text{V}, \ V_{\text{OUT}} = 5 \text{V} )</td>
<td>6.5</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Logic Interface</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN High-Level Voltage</td>
<td>( V_{\text{EN_H}} )</td>
<td></td>
<td>1.2</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN Low-Level Voltage</td>
<td>( V_{\text{EN_L}} )</td>
<td></td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN Input Current</td>
<td>( I_{\text{EN}} )</td>
<td>Connect to ( V_{\text{IN}} )</td>
<td>10</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Protection</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Shutdown(5)</td>
<td></td>
<td></td>
<td>150</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Over Temperature Hysteresis(5)</td>
<td></td>
<td></td>
<td>20</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**

5) Guaranteed by characterization, not production tested.
### TYPICAL CHARACTERISTICS

$V_{IN} = V_{EN} = 3.3\, \text{V}$, $V_{OUT} = 5\, \text{V}$, $L = 1.5\, \mu\text{H}$, $T_A = 25\,^\circ\text{C}$, unless otherwise noted.

#### Quiescent Current vs. Input Voltage

- **$V_{IN} > V_{OUT}$**
- **$V_{IN} < V_{OUT}$**

#### Shutdown Current vs. Input Voltage

- **$EN = \text{LOW}$**

#### Input UVLO Threshold vs. Temperature

- **Rising Threshold**
- **Falling Threshold**

#### EN Threshold vs. Temperature

- **Rising Threshold**
- **Falling Threshold**

#### VOUT Rising Threshold for switching vs. Temperature

- **Rising Threshold**
- **Falling Threshold**

#### Feedback Voltage vs. Temperature

- **$FB\, \text{REGULATION\, VOLTAGE}\, (mV)$**

#### Frequency vs. Temperature

- **$FREQUENCY\, (kHz)$**

#### Linear-Charging Current Limit vs. Output Voltage

- **$V_{IN}=4.2\, \text{V}$**
- **$V_{IN}=2.8\, \text{V}$**
TYPICAL CHARACTERISTICS (continued)
$V_{IN} = V_{EN} = 3.3V, V_{OUT} = 5V, L = 1.5\mu H, T_A = 25^\circ C$, unless otherwise noted.

![Linear-Charging Current Limit vs. Temperature](image1)

![Linear-Charging Current Limit vs. Temperature](image2)
TYPICAL PERFORMANCE CHARACTERISTICS

$V_{IN} = 3.3\,\text{V}$, $V_{OUT} = 5\,\text{V}$, $L=1.5\mu\text{H}$, $T_A = 25^\circ\text{C}$, tested on standard EVB, unless otherwise noted.

**Efficiency vs. Load Current**

**Line Regulation**

**Load Regulation**

**Case Temperature Rising vs. Load Current**

**PSM Threshold vs. Input Voltage**

**Output Voltage Ripple**

**Output Voltage Ripple**

**V_{IN} Startup**

---


© 2014 MPS. All Rights Reserved.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$V_{IN} = 3.3V$, $V_{OUT} = 5V$, $L=1.5\mu H$, $T_A = 25^\circ C$, tested on standard EVB, unless otherwise noted.

- **$V_{IN}$ Startup**
  - Load = 5Ω

- **EN Start up**
  - Load = 0A

- **EN Startup**
  - Load = 5Ω

- **EN Shutdown**
  - Load = 0.1A

- **EN Shutdown**
  - Load = 2.5A

- **Load Transient**
  - Load = 1A <-> 2A at 50mA/µs

- **Short Circuit Entry**
  - 0.6A load to short

- **Short Circuit Recovery**
  - Recover to 0A load
# PIN FUNCTIONS

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 2, 13</td>
<td>PGND</td>
<td>Power Ground.</td>
</tr>
<tr>
<td>3, 14</td>
<td>SW</td>
<td>Power Switch Output. SW is the connection node of the internal NMOS switch and synchronous switch. Connect the power inductor between SW and input power. Keep these PCB trace lengths as short and wide as possible to reduce EMI and voltage spikes.</td>
</tr>
<tr>
<td>4, 5, 6</td>
<td>OUT</td>
<td>Output Pin. OUT is the drain of the Internal Synchronous Rectifier MOSFET. Bias is derived from OUT when ( V_{OUT} ) is higher than ( V_{IN} ). PCB trace length from OUT to the output filter capacitor(s) should be as short and wide as possible. OUT is completely disconnected from IN when EN is low due to the output disconnect feature.</td>
</tr>
<tr>
<td>7</td>
<td>NC</td>
<td>No Connect. Reserved for factory use only. Float or connect this pin to GND in the application.</td>
</tr>
<tr>
<td>8</td>
<td>EN</td>
<td>Chip Enable Control Input.</td>
</tr>
<tr>
<td>9</td>
<td>IN</td>
<td>Power Supply Input. The startup bias is derived from IN. Must be locally bypassed. Once OUT exceeds IN, bias comes from OUT. Thus, once started, operation is completely independent from IN.</td>
</tr>
<tr>
<td>10</td>
<td>INA</td>
<td>Power supply input for factory use only, must be connected to IN pin in the application.</td>
</tr>
<tr>
<td>11</td>
<td>AGND</td>
<td>Analog Signal Ground.</td>
</tr>
<tr>
<td>12</td>
<td>FB</td>
<td>Feedback Input to Error Amplifier. Connect resistor divider tap to this pin. The output voltage can be adjusted from 2.5V to 5.5V</td>
</tr>
</tbody>
</table>
FUNCTION DIAGRAM

Figure 1: Functional Block Diagram
OPERATION

The MP3422 is a 600kHz, synchronous step-up converter with true output disconnect. It is packaged in a QFN 2X2-14 lead package. The device features fixed-frequency current mode PWM controls for excellent line and load regulation. Internal soft-start and loop compensation simplifies the design process and minimizes external components. The internal low RDSon MOSFETs, combined with frequency stretching operation, enables the device to maintain high efficiency over a wide load current range.

Start-Up

When the IC is enabled and the voltage on the IN pin exceeds V_{UVLO_{in-R}}, the MP3422 starts up in the linear charge period. During this linear charge period, the PMOS rectifier turns on until the output capacitor is charged to 1.7V. The PMOS current is limited to 0.2A when Vout is 0V to avoid inrush current. While the output ramps up, the PMOS current limit also increases and ramps to 0.7A at 1.7V output. This circuit also helps to limit the output current under short circuit conditions. Once the output is charged to 1.7V, the linear charge period elapses and the MP3422 starts switching in normal closed loop operation. In normal operation, with Vo lower than Vin+0.3V the MP3422 operates in step down mode with 4A typical peak current limit, and works in boost mode when Vo is higher than Vin+0.3V with more than 6.5A current limit.

<table>
<thead>
<tr>
<th>V_{OUT}</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;1.7V</td>
<td>Linear Charge</td>
</tr>
<tr>
<td>≥1.7V &amp; V_{OUT} &lt; Vin + 0.3V</td>
<td>Down Mode</td>
</tr>
<tr>
<td>≥1.7V &amp; V_{OUT} ≥ Vin + 0.3V</td>
<td>Boost Mode</td>
</tr>
</tbody>
</table>

In down mode, gate of HS-FET is pulled to VIN, and it works with high impedance when HS-FET is on, the power-loss is high and regulation is bad in down mode. Down mode is designed for work in startup and SCP condition, it is not suggested to set MP3422 in down mode in normal work, unless the thermal and regulation will not affect the system performance.

Once the output voltage exceeds the input voltage, the MP3422 powers its internal circuits from Vout instead of Vin.

Soft-Start

The MP3422 provides soft-start by charging an internal capacitor with a current source. This soft start voltage continues to rise, following the FB voltage, during the linear charge period. Once the linear charge period elapses, and the voltage on this capacitor is charged, the reference voltage is slowly ramped up. The reference soft start time is typically 2ms from 0V to 0.807V.

The soft start capacitor is discharged completely in the event of a commanded shutdown, thermal shutdown or short circuit at the output.

Device Enable

Operation is enabled when the EN pin is switched high and placed into shutdown mode when low. In shutdown mode, the regulator stops switching and all internal control circuitry is off. The load is isolated from the input.

Power Save Mode

The MP3422 will automatically enter power save mode (PSM) when the load decreases and resume PWM mode when the load increases. When the device goes into PSM, it lowers the switching frequency saving switching and driver losses, and switches to pulse skip mode if the load continues to decrease.

Error Amplifier

The error amplifier (EA) is an internally-compensated amplifier. The EA compares the internal 0.807V reference voltage against V_{FB} to generate an error signal. The output voltage of the MP3422 is adjusted by an external resistor divider. A voltage divider from V_{OUT} to ground programs the output voltage via the FB pin from 2.5V to 5.5V using the equation:

\[ V_{OUT} = 0.807V \times (1+R1/R2) \]

Set the value of R1 and R2 to achieve low quiescent current. R1 values larger than 600k are recommended for good stability and transient balance.
Current Sensing
Lossless current sensing converts the NMOS switch current signal to a voltage which is summed with the internal slope compensation. The summed signal is compared to the error amplifier output to provide a peak current control command for the PWM. Minimum peak switch current limit is 6.5A. The switch current signal is blanked for about 60ns internally to enhance noise rejection.

Output Disconnect
The MP3422 is designed to allow true output disconnect by eliminating body diode conduction of the internal PMOS rectifier. This allows $V_{OUT}$ to go to zero volts during shutdown, or isolate and maintain an external bias on $V_{OUT}$. It also allows for inrush current limit at start-up, minimizing surge current seen by the input supply. To obtain the advantage of output disconnect, there must not be an external Schottky diode connected between the switch pin and $V_{OUT}$.

Over Load and Short Circuit Protection
When an overload or a short circuit occurs, the output voltage will drop. If $V_{OUT}$ drops below $V_{IN}+0.3V$, the MP3422 will convert to step down mode. If $V_{OUT}$ drops below 1.7V, the device will convert to linear charge mode. If $V_{OUT}$ drops below about 70% of the nominal output voltage, the MP3422 will immediately shut down and re-start after about 40μs as a new power-on cycle.

Over Voltage Protection
If $V_{OUT}$ is higher than 7V, boost switching stops. This prevents overvoltage from damaging the internal power MOSFET. When the output drops below 7V, the device resumes switching automatically.

Thermal Shutdown
The device contains an internal temperature monitor. The switches turn off if the die temperature exceeds 150°C. The device will resume normal operation below 130°C.
APPLICATION INFORMATION

COMPONENT SELECTION

Input Capacitor Selection

Low ESR input capacitors reduce input switching noise and reduce the peak current drawn from the battery. Ceramic capacitors are a good choice for input decoupling and should be located as close as possible to the device. A ceramic capacitor larger than 22μF is recommended to restrain VIN ripple.

Output Capacitor Selection

The output capacitor requires a minimum capacitance value of 22μF at the programmed output voltage to ensure stability over the full operating range. A higher capacitance value may be required to lower the output ripple and also transient ripple. Low ESR capacitors such as X5R or X7R type ceramic capacitors are recommended. Supposing that ESR is zero, the minimum output capacitor to support the ripple in the PWM mode could be calculated by:

\[
C_o \geq \frac{i_o \times (V_{OUT(MAX)} - V{IN(MIN)})}{f_s \times V_{OUT(MAX)} \times \Delta V}
\]

Where,

- \(V_{OUT(MAX)}\) = Maximum output voltage
- \(V{IN(MIN)}\) = Minimum Input voltage
- \(i_o\) = Output current
- \(f_s\) = Switching frequency
- \(\Delta V\) = Acceptable output ripple

A 1μF ceramic capacitor is recommended between the Out and PGnd pins. This reduces spikes on the SW node and improves EMI performance.

Inductor Selection

The MP3422 can utilize small surface mount chip inductors due to its 600kHz switching frequency. Inductor values between 1μH and 2.2μH are suitable for most applications. Larger values of inductance will allow slightly greater output current capability by reducing the inductor ripple current, but larger value inductance increases component size. The minimum inductance value is given by:

\[
L \geq \frac{V_{IN(MIN)} \times (V_{OUT(MAX)} - V{IN(MIN)})}{V_{OUT(MAX)} \times \Delta I_L \times f_s}
\]

\(\Delta I_L\) = Acceptable inductor current ripple

The inductor current ripple is typically set for 30% to 40% of the maximum inductor current. The inductor should have low DCR (series resistance of the inductor current without saturating windings) to reduce the resistive power loss. The saturated current \(I_{SAT}\) should be large enough to support the peak current.

PCB Layout Considerations

PCB layout for high frequency switching power supplies can be critical. Poor layout can result in reduced performance, excessive EMI, resistive loss and system instability. The steps below ensure good layout design.

1. The output capacitor must be placed as close as possible to the OUT pin, with minimal distance to PGND. A small decoupling capacitor should be paralleled with the bulk output capacitor and placed as close as possible to the OUT Pin. This is very important to reduce the spikes on the SW Pin and improve EMI performance.

2. The input capacitor and inductor should be as close as possible to the IN and SW pins. The trace between the inductor and the SW Pin should be wide and as short as possible.

3. The feedback loop should be far away from all noise sources such as the SW pin. The feedback divider resistors should be as close as possible to the FB and AGND pins.

4. The ground return of the input/output capacitors should be tied as close as possible to the PGND pin with a large copper GND area. Vias around the GND pin are recommended to lower the die temperature.

5. INA pin must be connected to IN. NC pin can either float or be connected to GND.
Design Example

Below is a design example following the application guidelines for the following specifications:

<table>
<thead>
<tr>
<th>Table 2: Design Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
</tr>
<tr>
<td>$V_{OUT}$</td>
</tr>
<tr>
<td>$I_{OUT}$</td>
</tr>
</tbody>
</table>

The typical application circuit for $V_{OUT} = 5V$ in Figure 3 shows the detailed application schematic, and is the basis for the typical performance waveforms. For more detailed device applications, please refer to the related Evaluation Board Datasheets.
TYPICAL APPLICATION CIRCUITS

Figure 3, Typical Boost Application Circuit, $V_{in}=2.8V$ to $4.2V$, $V_{out}=5V$, $I_{out}=0A-2.5A$
PACKAGE INFORMATION

QFN-14 (2mmX2mm)

TOP VIEW

SIDES VIEW

BOTTOM VIEW

NOTE:
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
4) JEDEC REFERENCE IS MD-220.
5) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN

NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.