DESCRIPTION
The MP6539B is a gate driver IC designed for three-phase, brushless DC motor driver applications. The MP6539B is capable of driving three half-bridges consisting of six N-channel power MOSFETs up to 100V.

The MP6539B uses a bootstrap capacitor to generate a supply voltage for the high-side MOSFET driver. An internal charge pump maintains the high-side gate drive if the output is held high for an extended period of time.

Internal safety features include shoot-through protection, adjustable dead-time control, under-voltage lockout (UVLO), and thermal shutdown.

The MP6539B is similar to the MP6539. It does not implement auto bootstrap charging, does not include over-current protection, and is powered only from the VDD pin (VIN and LDO have been removed).

The MP6539B is available in TSSOP-28 (9.7mmx6.4mm) and QFN-28 (4mmx5mm) packages with an exposed thermal pad.

FEATURES
- Supports 100V Operation
- 120V $V_{BST}$ Maximum Voltage
- Integrated Current-Sense Amplifier
- Low-Power Sleep Mode for Battery-Powered Applications
- Adjustable Dead-Time Control to Prevent Shoot-Through
- Thermal Shutdown and Under-Voltage Lockout (UVLO) Protection
- Fault Indication Output
- Available in Thermally Enhanced, Surface-Mounted TSSOP and QFN Packages

APPLICATIONS
- Three-Phase, Brushless DC Motors and Permanent Magnet Synchronous Motors
- Power Drills
- E-Bike

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. “MPS”, the MPS logo, and “Simple, Easy Solutions” are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

TYPICAL APPLICATION
MP6539B – 100V, THREE-PHASE BLDC MOTOR PRE-DRIVER

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package</th>
<th>Top Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP6539BGV*</td>
<td>QFN-28 (4mmx5mm)</td>
<td>See Below</td>
</tr>
<tr>
<td>MP6539BGF**</td>
<td>TSSOP-28 EP (9.7mmx6.4mm)</td>
<td>See Below</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP6539BGV–Z).
** For Tape & Reel, add suffix –Z (e.g. MP6539BGF–Z).

TOP MARKING (MP6539BGV)

MPSYWW  
M6539B  
LLLLLL

MPS: MPS prefix  
Y: Year code  
WW: Week code  
M6539B: Part number  
LLLLLL: Lot number

TOP MARKING (MP6539BGF)

MPSYYWW  
MP6539B  
LLLLLLLLLL

MPS: MPS prefix  
YY: Year code  
WW: Week code  
MP6539B: Part number  
LLLLLLLLLL: Lot number
MP6539B – 100V, THREE-PHASE BLDC MOTOR PRE-DRIVER

PACKAGE REFERENCE

QFN-28 (4mmx5mm)  TSSOP-28 EP (9.7mmx6.4mm)

EXPOSED PAD ON BACKSIDE CONNECTED TO GND

MP6539B
PIN FUNCTIONS

<table>
<thead>
<tr>
<th>QFN28 Pin #</th>
<th>TSSOP Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>11</td>
<td>GND</td>
<td>Ground.</td>
</tr>
<tr>
<td>2</td>
<td>12</td>
<td>NC</td>
<td>No connection.</td>
</tr>
<tr>
<td>3</td>
<td>13</td>
<td>CSO</td>
<td>Current sense output. See text.</td>
</tr>
<tr>
<td>4</td>
<td>14</td>
<td>NC</td>
<td>No connection.</td>
</tr>
<tr>
<td>5</td>
<td>15</td>
<td>VDD</td>
<td>Gate driver supply voltage.</td>
</tr>
<tr>
<td>6</td>
<td>16</td>
<td>BSTA</td>
<td>Bootstrap output phase A.</td>
</tr>
<tr>
<td>7</td>
<td>17</td>
<td>SHA</td>
<td>High-side source connection phase A.</td>
</tr>
<tr>
<td>8</td>
<td>18</td>
<td>GHA</td>
<td>High-side gate drive phase A.</td>
</tr>
<tr>
<td>9</td>
<td>19</td>
<td>GLA</td>
<td>Low-side gate drive phase A.</td>
</tr>
<tr>
<td>10</td>
<td>20</td>
<td>BSTB</td>
<td>Bootstrap output phase B.</td>
</tr>
<tr>
<td>11</td>
<td>21</td>
<td>SHB</td>
<td>High-side source connection phase B.</td>
</tr>
<tr>
<td>12</td>
<td>22</td>
<td>GHB</td>
<td>High-side gate drive phase B.</td>
</tr>
<tr>
<td>13</td>
<td>23</td>
<td>GLB</td>
<td>Low-side gate drive phase B.</td>
</tr>
<tr>
<td>14</td>
<td>24</td>
<td>BSTC</td>
<td>Bootstrap output phase C.</td>
</tr>
<tr>
<td>15</td>
<td>25</td>
<td>SHC</td>
<td>High-side source connection phase C.</td>
</tr>
<tr>
<td>16</td>
<td>26</td>
<td>GHC</td>
<td>High-side gate drive phase C.</td>
</tr>
<tr>
<td>17</td>
<td>27</td>
<td>GLC</td>
<td>Low-side gate drive phase C.</td>
</tr>
<tr>
<td>18</td>
<td>28</td>
<td>LSS</td>
<td>Low-side source connection.</td>
</tr>
<tr>
<td>19</td>
<td>1</td>
<td>LSC</td>
<td>Phase C low-side input pin.</td>
</tr>
<tr>
<td>20</td>
<td>2</td>
<td>LSB</td>
<td>Phase B low-side input pin.</td>
</tr>
<tr>
<td>21</td>
<td>3</td>
<td>LSA</td>
<td>Phase A low-side input pin.</td>
</tr>
<tr>
<td>22</td>
<td>4</td>
<td>HSC</td>
<td>Phase C high-side input pin.</td>
</tr>
<tr>
<td>23</td>
<td>5</td>
<td>HS B</td>
<td>Phase B high-side input pin.</td>
</tr>
<tr>
<td>24</td>
<td>6</td>
<td>HSA</td>
<td>Phase A high-side input pin.</td>
</tr>
<tr>
<td>25</td>
<td>7</td>
<td>nFAULT</td>
<td>Fault indication. Open-drain output. Logic low when in a fault condition.</td>
</tr>
<tr>
<td>26</td>
<td>8</td>
<td>nSLEEP</td>
<td>Sleep mode input. Logic low to enter low-power sleep mode, high to enable. Internal pull down.</td>
</tr>
<tr>
<td>27</td>
<td>9</td>
<td>NC</td>
<td>No connection.</td>
</tr>
<tr>
<td>28</td>
<td>10</td>
<td>DT</td>
<td>Dead-time setting.</td>
</tr>
</tbody>
</table>

ABSOLUTE MAXIMUM RATINGS (1)

Input voltage (VDD) GLA/B/C ………..-0.3V to 14.5V
BSTA/B/C ……………………………-0.3V to 120V
GHA/B/C …………………..-0.3V to (BST - SH) + 0.3V
GHA/B/C (transient, 2µs) ……………………………………………………………………………………………………………………………..-8V to (BST - SH) + 0.3V
LSS …………………………………..-0.3V to 4V
LSS (transient, 2µs) …………………...-1V to 4V
SHA/B/C …………………………-5V to 110V
SHA/B/C (transient, 2µs) ………….....-8V to 110V
All other pins to GND ………………….-0.3V to 6.5V
Continuous power dissipation (TJA = +25°C) (2)
QFN-28 (4mmx5mm)……………………3.1W
TSSOP-28 EP (9.7mmx6.4mm)………...3.9W
Storage temperature………………..-55°C to +150°C
Junction temperature………………..+25°C to +150°C
Lead temperature (solder) ………..+260°C

Recommended Operating Conditions (3)

Motor voltage (VIN) …….+8V to 100V
Input voltage (VD) …………………………..+8.5V to 14V
Operating junction temp (Tj) ……-40°C to +125°C

Thermal Resistance (4) θJA θJC
QFN-28 (4mmx5mm) ……………40 …………9.... °C/W
TSSOP-28 EP ……………………32 ………….6.... °C/W

Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature (Tj, MAX), the junction-to-ambient thermal resistance θJA, and the ambient temperature (TA). The maximum allowable continuous power dissipation at any ambient temperature is calculated by Pd (MAX) = (Tj (MAX) - TA) / θJA. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
# ELECTRICAL CHARACTERISTICS

VDD = 12V, TA = 25°C, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Power Supply</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gate driver supply voltage</td>
<td>VDD</td>
<td></td>
<td>8.5</td>
<td></td>
<td>14</td>
<td>V</td>
</tr>
<tr>
<td>Quiescent current</td>
<td>I_Q</td>
<td>nSLEEP = 1, not switching</td>
<td>1.1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>I_SLEEP</td>
<td>nSLEEP = 0</td>
<td>2</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td><strong>Control Logic</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input logic low threshold</td>
<td>V_IL</td>
<td></td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Input logic high threshold</td>
<td>V_SH</td>
<td></td>
<td>2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Logic input current</td>
<td>I_IN(H)</td>
<td>V_IL = 0.8V</td>
<td>-2.4</td>
<td>2.4</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>I_IN(L)</td>
<td>V_IL = 5V</td>
<td>-14</td>
<td></td>
<td>14</td>
<td>µA</td>
</tr>
<tr>
<td>nSLEEP pull-down resistance</td>
<td>R_SLEEP-PD</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>Internal pull-down resistance</td>
<td>R_PD</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td><strong>Fault Output (Open-Drain Output)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output low voltage</td>
<td>V_OL</td>
<td>I_O = 5mA</td>
<td>0.15</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Output high leakage current</td>
<td>I_OH</td>
<td>V_O = 3.3V</td>
<td>1</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td><strong>Protection Circuits</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDD UVLO rising threshold</td>
<td>V_DD-UVLO</td>
<td></td>
<td>6.5</td>
<td>7.5</td>
<td>8.5</td>
<td>V</td>
</tr>
<tr>
<td>VDD UVLO falling threshold</td>
<td>V_DD-FUVLO</td>
<td></td>
<td>6</td>
<td>6.8</td>
<td>7.6</td>
<td>V</td>
</tr>
<tr>
<td>VDD UVLO hysteresis</td>
<td>V_DD-HYS</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>VBST UVLO threshold</td>
<td>V_BST_UVLO</td>
<td></td>
<td>6.2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>SLEEP wake-up time</td>
<td>t_SLEEP</td>
<td></td>
<td>70</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Thermal shutdown</td>
<td>T_TSD</td>
<td></td>
<td>150</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td><strong>Gate Drive</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bootstrap diode forward voltage</td>
<td>V_BOOT</td>
<td>I_D = 10mA</td>
<td>1.2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>I_D = 50mA</td>
<td>2.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Maximum source current</td>
<td>I_SOURCE(5)</td>
<td></td>
<td>0.8</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Maximum sink current</td>
<td>I_SINK(5)</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Gate drive pull-up resistance</td>
<td>R_UP</td>
<td>V_DS = 1V</td>
<td>7</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>HS gate drive pull-down resistance</td>
<td>R_HS-DN</td>
<td>V_DS = 1V</td>
<td>0.5</td>
<td>5.5</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>LS gate drive pull-down resistance</td>
<td>R_LS-DN</td>
<td>V_DS = 1V</td>
<td>0.5</td>
<td>5.5</td>
<td></td>
<td>Ω</td>
</tr>
</tbody>
</table>

**Note:**
5) Guaranteed by design.
TYPICAL CHARACTERISTICS

Quiescent Current vs. Temperature
VDD = 12V

VDD UVLO Rising Threshold vs. Temperature

VDD UVLO Falling Threshold vs. Temperature

VBST UVLO Threshold vs. Temperature
TYPICAL PERFORMANCE CHARACTERISTICS

\( V_{\text{IN}} = 48\text{V}, \ V_{\text{DD}} = 12\text{V}, \) A-phase switching, B-phase LS on, \( f_{\text{PWM}} = 30\text{kHz}, \) \( T_{A} = 25^\circ \text{C}, \) resistor + inductor load: \( 5\Omega + 1\text{mH/phase} \) with star connection, unless otherwise noted.

**Steady State**

Duty = 10%

**Steady State**

Duty = 50%

**Steady State**

Duty = 90%

**Power Ramp Up**

Duty = 10%

**Power Ramp Up**

Duty = 50%

**Power Ramp Up**

Duty = 90%
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$V_{IN} = 48V$, $V_{DD} = 12V$, A-phase switching, B-phase LS on, $f_{PWM} = 30kHz$, $T_A = 25^\circ C$, resistor + inductor load: $5\Omega + 1mH/phase$ with star connection, unless otherwise noted.

**Power Ramp Down**
- Duty = 10%

**Power Ramp Down**
- Duty = 50%

**Power Ramp Down**
- Duty = 90%

**Sleep Recovery**
- Duty = 10%

**Sleep Recovery**
- Duty = 50%

**Sleep Recovery**
- Duty = 90%

---

CH1: SHA
50V/div.

CH2: GHA
50V/div.

CH3: VDD
5V/div.

CH4: IOUTA
200mA/div.

1ms/div.

---

CH1: SHA
50V/div.

CH2: GHA
50V/div.

CH3: VDD
5V/div.

CH4: IOUTA
1A/div.

1ms/div.

---

CH1: SHA
50V/div.

CH2: GHA
50V/div.

CH3: VDD
5V/div.

CH4: IOUTA
2A/div.

1ms/div.

---

CH1: SHA
50V/div.

CH2: GHA
50V/div.

CH3: nSLEEP
2V/div.

CH4: IOUTA
200mA/div.

200µs/div.

---

CH1: SHA
50V/div.

CH2: GHA
50V/div.

CH3: nSLEEP
2V/div.

CH4: IOUTA
1A/div.

200µs/div.

---

CH1: SHA
50V/div.

CH2: GHA
50V/div.

CH3: nSLEEP
2V/div.

CH4: IOUTA
2A/div.

200µs/div.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

\(V_{IN} = 48V, V_{DD} = 12V,\) A-phase switching, B-phase LS on, \(f_{PWM_A} = 30kHz,\) \(T_A = 25^\circ C,\) resistor + inductor load: \(5\Omega + 1mH/\text{phase with star connection, unless otherwise noted.}\)

### Sleep Entry

**Duty = 10%**

<table>
<thead>
<tr>
<th>Channel</th>
<th>Description</th>
<th>Scale</th>
</tr>
</thead>
<tbody>
<tr>
<td>CH1</td>
<td>SHA</td>
<td>50V/div.</td>
</tr>
<tr>
<td>CH2</td>
<td>GHA</td>
<td>50V/div.</td>
</tr>
<tr>
<td>CH3</td>
<td>nSLEEP</td>
<td>2V/div.</td>
</tr>
<tr>
<td>CH4</td>
<td>I_{OUTA}</td>
<td>200mA/div.</td>
</tr>
</tbody>
</table>

200\(\mu\)s/div.

**Duty = 50%**

<table>
<thead>
<tr>
<th>Channel</th>
<th>Description</th>
<th>Scale</th>
</tr>
</thead>
<tbody>
<tr>
<td>CH1</td>
<td>SHA</td>
<td>50V/div.</td>
</tr>
<tr>
<td>CH2</td>
<td>GHA</td>
<td>50V/div.</td>
</tr>
<tr>
<td>CH3</td>
<td>nSLEEP</td>
<td>2V/div.</td>
</tr>
<tr>
<td>CH4</td>
<td>I_{OUTA}</td>
<td>1A/div.</td>
</tr>
</tbody>
</table>

200\(\mu\)s/div.

**Duty = 90%**

<table>
<thead>
<tr>
<th>Channel</th>
<th>Description</th>
<th>Scale</th>
</tr>
</thead>
<tbody>
<tr>
<td>CH1</td>
<td>SHA</td>
<td>50V/div.</td>
</tr>
<tr>
<td>CH2</td>
<td>GHA</td>
<td>50V/div.</td>
</tr>
<tr>
<td>CH3</td>
<td>nSLEEP</td>
<td>2V/div.</td>
</tr>
<tr>
<td>CH4</td>
<td>I_{OUTA}</td>
<td>2A/div.</td>
</tr>
</tbody>
</table>

200\(\mu\)s/div.
FUNCTIONAL BLOCK DIAGRAM

Figure 1: Functional Block Diagram
OPERATION

The MP6539B is a three-phase, BLDC motor pre-driver that can drive three half-bridges with a 0.8A source and 1A sink current capability. The MP6539B supports operation on motor supply voltage up to 100V. It also features a low-power sleep mode, which disables the device and draws very low supply current.

Power-Up

The power-up sequence is initiated by the application of voltage to VDD. To initiate power-up, VDD must be above the 7.5V VDD UVLO threshold.

It is recommended that each output be driven low to provide an initial charge of the bootstrap capacitors before driving an output high. The MP6539B does not perform this bootstrap charge automatically.

The power-up process takes approximately 70µs, after which the MP6539B responds to logic inputs and drives the outputs.

Input Logic

Driving nSLEEP low puts the device into a low-power sleep state. In this state, all internal circuits are disabled. All inputs are ignored when nSLEEP is active low. When waking up from sleep mode, approximately 70µs must pass before issuing a pulse-width modulation (PWM) command to allow the internal circuitry time to stabilize.

HSx is used to control the gate driver for the high-side MOSFET (HS-FET) of each phase. LSx is used to control the gate driver for the low-side MOSFET (LS-FET). A positive dead time is enforced by the device to prevent shoot-through. If both HSx and LSx are driven high or low, neither MOSFET is driven (see Table 1).

Table 1: Input Logic Truth Table

<table>
<thead>
<tr>
<th>LSx</th>
<th>HSx</th>
<th>SHx</th>
</tr>
</thead>
<tbody>
<tr>
<td>H</td>
<td>H</td>
<td>High impedance</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>GND</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>VIN</td>
</tr>
<tr>
<td>L</td>
<td>L</td>
<td>High impedance</td>
</tr>
</tbody>
</table>

nFAULT

nFAULT reports to the system when a fault condition occurs, such as over-temperature protection (OTP). nFAULT is an open-drain output, and is driven low when a fault condition occurs. If the fault condition is released, nFAULT is pulled high by an external pull-up resistor.

Current-Sense Amplifier

An integrated current-sense amplifier amplifies the voltage on LSS (relative to GND) by a factor of 20. This voltage is the output to CSO.

The current-sense amplifier only sources current. A minimum 1nF external capacitor must be connected from CSO to ground for stability.

During the PWM on time, current flowing through the output MOSFETs also flows through the shared low-side current sense resistor, generating a voltage that is amplified by the current sense amplifier, which charges the external capacitor on CSO. During the PWM off time, current recirculates through the LS-FETs and does not pass through the sense resistor, so there is zero voltage across it. During this time, the capacitor discharges through the internal feedback resistor (approximately 450kΩ) as well as through any external resistor to ground. Select an external resistor and capacitor to provide a filter to hold the value of the current through the PWM off time. Any external resistor used should be 1kΩ or greater.

If the current sense amplifier is not used, connect LSS directly to ground.

Charge Pump and Bootstrap

Normally, the high-side gate-drive voltage is generated from bootstrap capacitors connected between SHx and BSTx. The bootstrap capacitor is charged whenever the LS-FET is turned on.

If the output is held high for a long period of time, the bootstrap capacitor discharges slowly. This eventually results in gate driver loss for the HS-FET. To prevent this, an internal charge pump generates a voltage to maintain the bootstrap capacitor charge.

The bootstrap voltage is monitored by an undervoltage detection circuit. If any bootstrap voltage falls below the VBST UVLO voltage, its associated high-side output is disabled. The VBST UVLO does not cause the nFAULT signal to be driven low.
Dead-Time Adjustment
To prevent shoot-through in any phase of the bridge, it is necessary to insert a dead time (t\text{DEAD}) between a high-side or low-side turn-off and the next complementary turn-on event. The dead time for all three phases is set by a single dead-time resistor (R\text{DT}) between DT and ground using Equation (1):

\[ t_{\text{DEAD}}(\mu s) = 0.044 * R_{\text{DT}}(k\Omega) + 0.1 \]  

(1)

If DT is tied directly to GND, a 77ns internal minimum dead time is applied. Leave DT open to generate a 6\mu s dead time.

VDD UVLO Protection and Power-Off
If the voltage on VDD falls below the VDD UVLO threshold voltage, the outputs are disabled and the nFAULT signal is asserted. Operation resumes when VDD rises above the UVLO threshold.

VDD passes below the UVLO threshold, the HS and LS outputs are driven low to turn off the MOSFETs. As VDD drops further, eventually the outputs become high-impedance. If it is possible for VDD to be turned off while the MOSFETs are still powered, it is recommended to add external pull-down resistors from the gate to source of the MOSFETs.

Thermal Shutdown
If the die temperature exceeds safe limits, the MP6539B disables all gate drive outputs, and nFAULT is driven active low. Operation resumes automatically once the die temperature falls to a safe level.
APPLICATION INFORMATION
Comparing the MP6539 and MP6539B
The MP6539B is similar to the MP6539, with the following changes:

1. The VIN pin and associated circuitry have been removed. Power is provided only through the VDD pin, which was previously the VREG pin.

2. The bootstrap auto-charge function at power-up has been removed, which reduces the power-up time to about 70µs.

3. Over-current protection and VDS sensing have been removed. The only protection circuits implemented are VDD UVLO, OTP, and VBST UVLO.

4. Since there is no VIN pin, when VDD drops to zero, the gate drive outputs become high-impedance.

Bootstrap Components
The primary source of charge to enable the HS-FETs is provided by the bootstrap capacitors. There are several considerations to be made when selecting the size of these capacitors.

When the output is driven low, the bootstrap capacitor is charged from VDD through an internal diode. To turn on the HS-FET, the charge in the bootstrap capacitor is transferred to the gate of the HS-FET to turn it on. If the bootstrap capacitor is too small, it will not contain enough charge to fully enhance the MOSFET.

The minimum acceptable bootstrap capacitor value depends on the total gate charge of the HS-FET $Q_T$, the internal boot diode voltage drop ($V_{FBOOT}$), and how much voltage drop can be tolerated from the VDD supply voltage ($\Delta V_{BOOT}$) and still adequately enhance the MOSFET. This can be calculated with Equation (2):

$$C_{BOOT} \geq \frac{Q_T}{(\Delta V_{BOOT} - V_{FBOOT})} \quad (2)$$

It is recommended to use a capacitor of between 2x and 4x this minimum value. It is also important to take into consideration the capacitance change under bias for ceramic capacitors.

For example, a MOSFET with a total gate charge $Q_T$ of 50nC, a VDD voltage of 12V, and a minimum desired gate drive voltage of 10V would be calculated as:

$$C_{BOOT} \geq \frac{50nC}{(12V - 10V - 1.2V)} \text{, or } 62nF.$$

Therefore, a 100nF or 220nF capacitor would be a reasonable choice.

At the other extreme, if the bootstrap capacitor is too large, it will take a very long time to charge when the output is low, due to the limited current sourcing capability through the bootstrap diode. The total power dissipated in the boot diode can also be a concern.

Bootstrap Pre-Charge
At power-up, and whenever the device has been disabled for some time, the bootstrap capacitors are discharged. Before attempting to drive an output high, the bootstrap capacitors should be pre-charged. This function is not performed automatically by the MP6539B.

Pre-charge is accomplished by turning on each LS-FET, one at a time. This allows current to flow from VDD through the internal bootstrap diode and the capacitor, and through the LS-FET.

If large bootstrap capacitors (over 220nF) are used, the pre-charge should be done with multiple pulses at a 20% duty cycle to limit the amount of power dissipated in the bootstrap diodes.
PACKAGE INFORMATION

QFN-28 (4mmx5mm)

TOP VIEW

BOTTOM VIEW

SIDE VIEW

DETAIL A

NOTE:
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
4) DRAWING CONFORMS TO JEDEC MO-220, VARIATION VHGD-3.
5) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN
**PACKAGE INFORMATION (continued)**

**TSSOP-28 EP**

**TOP VIEW**

**RECOMMENDED LAND PATTERN**

**FRONT VIEW**

**SIDE VIEW**

**BOTTOM VIEW**

**NOTE:**

1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
3. PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
4. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
5. DRAWING CONFORMS TO JEDEC MO-213, VARIATION AET.
6. DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.