**DESCRIPTION**

The MP5455 is intelligently designed as a power storage system, releasing energy as needed during peak loading events, providing an efficient solution for smart speakers. It is also capable of providing back-up power in the event of a power failure targeting solid state drive supplications.

The internal input current limit block with dV/dt control prevents inrush current during system start-up. The storage capacitors charge while sufficient power load is applied. At peak loading, energy is released to maintain adequate power levels and prevent fluctuating performance. MPS’s patented power back-up control circuit minimizes the storage capacitor requirement. This control circuit pumps the input voltage to a higher storage voltage and releases the energy over a hold-up time to the system in the case of an input outage. Storage and release voltages are both programmable for different system requirements.

The MP5455 requires a minimal number of readily available, standard, external components and is available in a QFN-20 (3mmx4mm) package.

**FEATURES**

- Power Back-Up Management Circuit
- Input Current Limiter with Integrated 60mΩ MOSFET
- Wide 2.7V to 7V Operating Input Range
- Up to 4.5A Input Current Limit
- Reverse-Current Protection
- Adjustable dV/dt Slew Rate for Bus Voltage Start-Up
- Over-Temperature Protection (OTP)
- Available in a QFN-20 (3mmx4mm) Package

**APPLICATIONS**

- Peak Power Smoother for Smart Speakers
- Artificial Intelligence (AI)-Enabled Speakers
- Power Back-Up
- Battery Hold-Up Supplies

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. “MPS” and “The Future of Analog IC Technology” are registered trademarks of Monolithic Power Systems, Inc.

**TYPICAL APPLICATION**

Storage Release
VB Load = 2A, C_{STRG} = 220µFx2
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number*</th>
<th>Package</th>
<th>Top Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP5455GL</td>
<td>QFN-20 (3mmx4mm)</td>
<td>See Below</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP5455GL–Z)

TOP MARKING

MPYW

5455

LLL

MP: MPS prefix
Y: Year code
W: Week code
5455: Digits of the part number
LLL: Lot number

PACKAGE REFERENCE

TOP VIEW

QFN-20 (3mmx4mm)
### Absolute Maximum Ratings (1)
- Supply voltage (VIN): 8.0V
- $V_{STRG}$: -0.3V to 35V
- $V_{SW}$: -0.3V to $V_{STRG} + 0.3V$
- $V_{BST}$: -0.3V to $V_{STRG} + 6.5V$
- $V_{CST}$: -0.3V to 40V
- All other pins: -0.3V to 6.5V
- Continuous power dissipation ($T_A = +25°C$): 2.6W
- Junction temperature: 150°C
- Lead temperature: 260°C
- Operating temperature: -40°C to +85°C

### Recommended Operating Conditions (3)
- Supply voltage (VIN): 2.7V to 7V
- Bus voltage ($V_B$): 2.7V to 6V
- Storage voltage ($V_{STRG}$): VIN to 30V
- Operating junction temp. ($T_J$): -40°C to +125°C

### Thermal Resistance (4)
- $\theta_{JA}$: 48°C/W
- $\theta_{JC}$: 10°C/W

### Notes:
1. Exceeding these ratings may damage the device.
2. The maximum power dissipation is a function of the maximum junction temperature ($T_J$ (MAX)), the junction-to-ambient thermal resistance ($\theta_{JA}$), and the ambient temperature ($T_A$). The maximum continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = ($T_J$ (MAX) - $T_A$)/$\theta_{JA}$. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3. The device is not guaranteed to function outside of its operating conditions.
4. Measured on JESD51-7, which is 4-layer PCB.
## ELECTRICAL CHARACTERISTICS

VIN = 5.0V, TA = 25°C, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input supply voltage range</td>
<td>$V_{IN}$</td>
<td></td>
<td>2.7</td>
<td>7</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Supply current (shutdown)</td>
<td>$I_S$</td>
<td>$V_{EN} = 0V$</td>
<td>2</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply current (quiescent)</td>
<td>$I_Q$</td>
<td>$V_{EN/ENCH} = 2V$, $V_{FBB/FBS} = 1V$</td>
<td>2</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal shutdown</td>
<td>$T_{SD}$</td>
<td></td>
<td>150</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal shutdown hysteresis</td>
<td>$T_{HYS}$</td>
<td></td>
<td>30</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIN under-voltage lockout threshold rising</td>
<td>INUV$_R$</td>
<td></td>
<td>2.5</td>
<td>2.7</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VIN under-voltage lockout threshold hysteresis</td>
<td>INUV$_{HYS}$</td>
<td></td>
<td>0.3</td>
<td>0.4</td>
<td>0.5</td>
<td>V</td>
</tr>
<tr>
<td>EN/ENCH UVLO threshold rising</td>
<td>EN$_R$</td>
<td></td>
<td>1.2</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN/ENCH UVLO threshold falling</td>
<td>EN$_F$</td>
<td></td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current limit MOSFET on resistance</td>
<td>$R_{DSON}$</td>
<td></td>
<td>60</td>
<td>65</td>
<td>mΩ</td>
<td></td>
</tr>
<tr>
<td>Continuous current limit</td>
<td>$I_{LIM}$</td>
<td>$R_{LIM} = 1.07kΩ$</td>
<td>4.6</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_{LIM} = 1.2kΩ$</td>
<td>4.1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_{LIM} = 1.4kΩ$</td>
<td>-10%</td>
<td>3.7</td>
<td>10%</td>
<td></td>
</tr>
<tr>
<td>Off-state leakage current</td>
<td>$I_{LEAK}$</td>
<td>VIN = 6V, VB = 0V or VB = 6V, VIN = 0V</td>
<td>2</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rise time (dV/dt)</td>
<td>$\tau_R$</td>
<td>DVDT pin floating</td>
<td>0.5</td>
<td>0.9</td>
<td>1.5</td>
<td>ms</td>
</tr>
<tr>
<td>Pre-charge current</td>
<td>$I_{CH\ PRE}$</td>
<td></td>
<td>130</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Charge peak current in boost mode</td>
<td>$I_{CH}$</td>
<td>ICH pin floating</td>
<td>500</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_{ICH} = 10kΩ$</td>
<td>400</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_{ICH} = 200kΩ$</td>
<td>200</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Feedback voltage</td>
<td>$V_{FBB}$, $V_{FBS}$</td>
<td></td>
<td>0.77</td>
<td>0.79</td>
<td>0.81</td>
<td>V</td>
</tr>
<tr>
<td>Buck mode dumping current limit</td>
<td>$I_{DUMP}$</td>
<td></td>
<td>5</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VB under-voltage lockout threshold rising</td>
<td>INUV$_B$</td>
<td></td>
<td>1.8</td>
<td>2.2</td>
<td>2.5</td>
<td>V</td>
</tr>
<tr>
<td>VB under-voltage lockout threshold hysteresis</td>
<td>INUV$_{B\ HY}$</td>
<td></td>
<td>0.15</td>
<td>0.25</td>
<td>0.35</td>
<td>V</td>
</tr>
</tbody>
</table>

### NOTES:

5) Guaranteed by characterization, not tested in production.
6) VB UVLO is applied to energy storage and release circuitry.
TYPICAL ELECTRICAL CHARACTERISTICS
VIN = 5V, T_A = 25°C, unless otherwise noted.

Quiescent Current Vs. Input Voltage
EN = ENCH = high, V_{FBB} = V_{FBS} = 1V

VIN to VB Current Limit vs. Temperature
R_{LIM} = 1.4kΩ

Reference Voltage vs. Temperature
FBB: 0.77, 0.78, 0.79, 0.8, 0.81
FBS: 0.77, 0.78, 0.79, 0.8, 0.81
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

\( \text{VIN} = 3.5\text{V}, \ V_{\text{STRG}} = 23.5\text{V}, \ C_{\text{STRG}} = 100\mu\text{Fx2}, \ V_{\text{RELEASE}} = 3.2\text{V}, \ L = 4.7\mu\text{H}, \ T_{\text{A}} = 25^\circ\text{C}, \) unless otherwise noted.

**Storage Voltage vs. Charging Time**

\( R_{\text{ICH}} = 100k\Omega \)

- CSTRG=200uF
- CSTRG=1000uF

**Release Time vs. Storage Capacitance**

- IB=1A
- IB=2A
- IB=3A

**Release Efficiency**

\( L = \text{wurth_744311470} \)

- VB Load=1A
- VB Load=2A
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

VIN = 3.5V, VSTRG = 23.5V, CSTRG = 100µF x 2, VRELEASE = 3.2V, L = 4.7µH, TA = 25°C, unless otherwise noted.

Input Power-On
VB Load = 1A

Storage Release
VB Load = 10mA, CSTRG = 100µF x 2

Storage Release
VB Load = 2A, CSTRG = 100µF x 2

Storage Release
VB Load = 2A, CSTRG = 220µF x 2
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VIN = 3.5V, V_{STRG} = 23.5V, C_{STRG} = 100\mu F \times 2, V_{RELEASE} = 3.2V, L = 4.7\mu H, T_A = 25°C, unless otherwise noted.
## PIN FUNCTIONS

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>DVDT</td>
<td>Slew rate control pin for VB during start-up. Leave DVDT floating for the default soft-start time (around 0.9ms from 0V to 5V).</td>
</tr>
<tr>
<td>2</td>
<td>NC</td>
<td>Factory use only. Leave NC floating.</td>
</tr>
<tr>
<td>3</td>
<td>ILIM</td>
<td>Input current limit setting. Do not leave ILIM floating.</td>
</tr>
<tr>
<td>4</td>
<td>( V_{IN_MON} )</td>
<td>Factory use only. Leave ( V_{IN_MON} ) floating or pull ( V_{IN_MON} ) up to VB.</td>
</tr>
<tr>
<td>5</td>
<td>( V_{S_MON} )</td>
<td>Factory use only. Leave ( V_{S_MON} ) floating or pull ( V_{S_MON} ) up to VB.</td>
</tr>
<tr>
<td>6</td>
<td>EN</td>
<td>On/off control pin for the MP5455. When EN is pulled low, all functions of the MP5455 are disabled (for both the input current limiter and the charge/release circuitry). Ensure that the EN voltage is high during release.</td>
</tr>
<tr>
<td>7</td>
<td>ENCH</td>
<td>On/off control pin for the charge/release circuitry. When ENCH is pulled down, the release circuitry is disabled. Note that ENCH must be kept high to achieve energy release.</td>
</tr>
<tr>
<td>8</td>
<td>PGND</td>
<td>Power ground.</td>
</tr>
<tr>
<td>9</td>
<td>SW</td>
<td>Switching node for the charge/release circuitry. Connect a small inductor between SW and VBO.</td>
</tr>
<tr>
<td>10</td>
<td>STRG</td>
<td>Storage voltage. Connect the appropriate storage capacitors for the energy storage and release operation.</td>
</tr>
<tr>
<td>11</td>
<td>BST</td>
<td>Bootstrap pin for the charge/release circuitry. The internal bi-directional switcher requires a bootstrap capacitor (100nF) from BST to SW to supply the high-side switch driver voltage during release.</td>
</tr>
<tr>
<td>12</td>
<td>CST</td>
<td>High-side switch driving voltage storage. The MP5455 supports energy, even when the storage voltage is close to the VB-regulated voltage.</td>
</tr>
<tr>
<td>13</td>
<td>NC</td>
<td>No connection.</td>
</tr>
<tr>
<td>14</td>
<td>AGND</td>
<td>IC signal ground.</td>
</tr>
<tr>
<td>15</td>
<td>FBB</td>
<td>Bus voltage feedback sense. FBB sets the bus release voltage.</td>
</tr>
<tr>
<td>16</td>
<td>FBS</td>
<td>Storage voltage feedback sense. FBS sets the storage voltage.</td>
</tr>
<tr>
<td>17</td>
<td>ICH</td>
<td>Boost mode current limit adjustment. Do not pull ICH to VCC or an external voltage source.</td>
</tr>
<tr>
<td>18</td>
<td>VBO</td>
<td>Internal boost. VBO is the input voltage after passing through the input isolation MOSFET.</td>
</tr>
<tr>
<td>19</td>
<td>VB</td>
<td>Internal bus voltage. Place a 22( \mu )F to 47( \mu )F ceramic capacitor as close to VB as possible.</td>
</tr>
<tr>
<td>20</td>
<td>VIN</td>
<td>Input supply voltage. The MP5455 operates from an unregulated 2.7V to 7V input. Place a ceramic capacitor 0.1( \mu )F or larger as close to VIN as possible. A TVS diode at the input is necessary if the VIN spike is high. Refer to the Selecting the Input Capacitor and TVS section on page 12 for additional details.</td>
</tr>
</tbody>
</table>
OPERATION

The MP5455 is an energy storage and management unit in a QFN-20 (3mmx4mm) package. The MP5455 provides a very compact and efficient energy management solution for applications requiring power back-up or hold-up supplies. MPS’s patented lossless energy storage and release management circuits use a bidirectional buck/boost converter to achieve optimal energy transfer and provide the most cost-effective energy storage solution.

The integrated boost converter raises the energy-storage voltage level. The storage feedback resistor divider sets the storage voltage. If the input shuts down suddenly, the internal buck converter transfers the energy from the storage capacitor to the bus and holds the bus voltage when the system consumes energy from the storage capacitor. The buck converter can work in 100% duty cycle operation to deplete the stored energy completely.

Start-Up

When VIN starts up, the bus voltage (VB) is charged from 0 to VIN, approximately. The VB rising slew rate is controlled by the dV/dt capacitance. This function prevents input inrush current and provides protection to the entire system.

EHCH is used to enable the storage charge and release circuitry. If ENCH is already high before VB finishes the dV/dt process, the storage charge circuitry works automatically when VIN is higher than the under-voltage lockout (UVLO) threshold (typically 2.5V). The storage charge circuitry operates in two modes: pre-charge mode (where STRG is charged to VB using a current source) and boost mode (where STRG is charged to set the voltage). The pre-charge mode charges STRG up to VB using a near-constant current source (around 130mA). When STRG is close to VB and VB is higher than a certain threshold (where the corresponding FBB is higher than 0.813V), boost mode is initiated. Boost mode charges STRG to the target voltage. Figure 1 shows the charging build-up process when ENCH is high before VB starts up.

It is strongly recommended to enable ENCH after VB has settled (see Figure 2). Since release mode is triggered when FBB is lower than 0.79V (although there is a 23mV hysteresis between boost mode and release mode), VB may be pulled back low and enter release mode accidently. To prevent this, enable ENCH after VB settles. In some high-current charges, boost mode can be programmed by ICH. Figure 2 shows the charging build-up process when ENCH is enabled after VB settles.

Storage Voltage

After the start-up period, the internal boost converter regulates the storage voltage automatically to a set value. The MP5455 uses burst mode to minimize the converter’s power loss. When the storage voltage drops below the set voltage, burst mode initiates and charges the storage capacitor. During the burst period, the current limit and the low-side MOSFET (LS-FET) control the switch. When the LS-FET turns on, the inductor current increases until it reaches its current limit. The boost-current limit can be programmed by an ICH resistor. By
floating ICH, the boost current limit is set to around 500mA. After reaching the current limit, the LS-FET turns off for the set minimum off-time. At the end of this minimum off-time, if the feedback voltage remains below the 0.79V internal reference, the LS-FET turns on again. Otherwise, the MP5455 waits until the voltage drops below the threshold before turning on the LS-FET.

**Release**

The MP5455 monitors the input and bus voltages continuously. Once the bus voltage drops below the selected release voltage (such as when losing input power), the internal boost converter stops charging and works in buck-release mode. In buck mode, the MP5455 transfers energy from the high-voltage storage capacitor to the low-voltage bus capacitor. Determine the release voltage by selecting resistor values for the bus resistor divider.

The released buck applies fixed-frequency constant-on-time (COT) control and enables fast transition between the charge and release modes. The buck converter works at 100% duty cycle until the storage capacitor voltage approaches the bus voltage. Then the storage and bus voltages drop until they reach the DC/DC converter’s UVLO threshold (see Figure 3).

**Input Current Limit**

The input current limiter controls the input inrush current of the internal hot-swap MOSFET carefully to prevent an inrush current from the input to the bus. A capacitor connected to DVDT sets the soft-start time. Despite the soft-start process, ILIM can limit the steady-state current.

Connect a resistor between ILIM and GND to set the current limit.

**Reverse-Current Protection**

The hot-swapping circuit uses reverse-current protection to prevent the storage energy from transferring back to the input when energy is released from the storage capacitors to bus. The hot-swap MOSFET turns on when the input voltage exceeds the VIN UVLO threshold during start-up or when input voltage is about 0.2V higher than VB. The hot-swap MOSFET turns off when input voltage falls below the bus voltage during release.

**Start-Up Sequencing**

Connect a capacitor across DVDT to program the soft-start time. During soft start, the energy storage capacitors charge. Very short dV/dt times can trigger the current-limit threshold. Select the DVDT capacitor based on the storage capacity.

---

**Figure 3: Release Times**

```
\text{V}_{\text{STRG}}
\text{V}_{\text{B}}
\text{Release } \text{V}_{\text{B}} \text{ Regulation Voltage}
```
APPLICATION INFORMATION

Selecting Input Capacitor and TVS
Capacitors at VIN are recommended to absorb possible voltage spikes during input power turn-on, input switch hard-off (during power-off), or other special conditions. The application determines the capacitor. For example, if the input power trace is too long (with higher parasitic inductance) during the input switch hard-off period, more energy pumps into the input. This means more input capacitors are needed to ensure that the input voltage spike remains in a safe range. Use a capacitor 0.1µF or larger based on the spike condition.

Consider inrush current requirements when selecting an input capacitor. Typically, more input capacitors result in a higher input inrush current during hot-plugging. A smaller input capacitor is needed for a smaller inrush current. The MP5455 works normally with a very small input capacitor. However, this leads to a possible high voltage spike. An efficient solution is to add a TVS diode at the input to absorb the possible input voltage spike. At the same time, keep the inrush current small during hot-plugging. A typical TVS diode, like SMA6J5.0A, is recommended.

Setting the Storage Voltage
Set the storage voltage by choosing the external feedback resistors (R9 and R10) (see Figure 4).

\[ V_{\text{STORAGE}} = \left(1 + \frac{R9}{R10}\right) \times V_{\text{FBS}} \]  

(1)

Where \( V_{\text{FBS}} \) is 0.79V, typically. R9 and R10 are not critical for normal operation.

Select a higher R9 and R10 value to account for the bleed current. For example, if R10 is 14kΩ, calculate R9 with Equation (2):

\[ R9 = \frac{14k\Omega \times (V_{\text{STORAGE}} - V_{\text{FBS}})}{V_{\text{FBS}}} \]  

(2)

For a 12V storage voltage, R9 is 200kΩ.

Table 1 lists the recommended resistors for different storage voltages.

<table>
<thead>
<tr>
<th>( V_{\text{STORAGE}} ) (V)</th>
<th>R9 (kΩ)</th>
<th>R10 (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>127</td>
<td>14</td>
</tr>
<tr>
<td>12</td>
<td>200</td>
<td>14</td>
</tr>
<tr>
<td>20</td>
<td>340</td>
<td>14</td>
</tr>
</tbody>
</table>

Selecting the Release Voltage and VB Capacitors
Select the release voltage by choosing the external feedback resistors R1 and R2 (see Figure 5).

\[ V_{\text{RELEASE}} = \left(1 + \frac{R1}{R2}\right) \times V_{\text{FBB}} \]  

(3)

Where \( V_{\text{FBB}} \) is 0.79V, typically. Generally, select R1 to be about 10kΩ and CB to be 22µF to 47µF. Table 2 lists the recommended resistor values for different release voltages.

<table>
<thead>
<tr>
<th>( V_{\text{RELEASE}} ) (V)</th>
<th>R1 (kΩ)</th>
<th>R2 (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.2</td>
<td>10.5</td>
<td>2.43</td>
</tr>
<tr>
<td>2.9</td>
<td>10.7</td>
<td>4.02</td>
</tr>
</tbody>
</table>
Selecting the Storage Capacitor

The storage capacitor stores energy during normal operation and releases this energy to VB when VIN loses input power. Use a general-purpose electrolytic capacitor or low-profile POS capacitor for most applications. One 4.7µF ceramic capacitor is recommended if the electrolytic capacitor ESR is high.

Select a storage capacitor with a voltage rating that exceeds the targeted storage voltage. Consider the capacitance reduction with the DC voltage offset when choosing the capacitors. Different capacitors have different capacitance de-rating performances. Choose a capacitor with enough voltage rating to guarantee enough capacitance.

The required capacitance depends on the length of the dying gasp for a typical application. Assume the release current is \( I_{\text{RELEASE}} \) when VB is regulated at \( V_{\text{RELEASE}} \) for the DC/DC converter, the storage is \( V_{\text{STORAGE}} \), and the required dying gasp time is \( \tau_{\text{DASP}} \). The required storage capacitance is then calculated with Equation (4):

\[
C_S = \frac{2 \times V_{\text{RELEASE}} \times I_{\text{RELEASE}} \times \tau_{\text{DASP}}}{V_{\text{STORAGE}}^2 - V_{\text{RELEASE}}^2}
\]

(4)

Consider the power loss during release. The buck converter can run up to 85% efficiency in most applications. Select storage capacitance at 1.18\( \times C_S \) to ensure enough releasing time. If \( I_{\text{RELEASE}} = 1\text{A}, \tau_{\text{DASP}} = 20\text{ms}, V_{\text{STORAGE}} = 23.5\text{V}, \) and \( V_{\text{RELEASE}} = 3.2\text{V}, \) then the required storage capacitance is 280\( \mu\text{F}. \)

For typical applications using a 5V input supply, set the storage voltage above 10V to utilize the high-voltage energy fully and minimize storage capacitance requirements. Use a 16V POS capacitor or 25V electrolytic capacitors.

Selecting the External Diode

An external diode parallel with the high-side power MOSFET (HS-FET) is optional for normal charge mode operation. This diode improves the boost efficiency if the boost peak current is high. The voltage rating should be higher than the storage voltage, and the current rating should be higher than the current programmed by ICH.

Setting the Input Hot-Swap Current Limit

Connect a resistor from ILIM to GND to set the current limit value. For example, a 1.2kΩ resistor sets the current limit to about 4.1A. Table 3 lists the recommended resistors for different current limit values.

<table>
<thead>
<tr>
<th>( I_{\text{ILIM}} ) (A)</th>
<th>( R_{\text{ILIM}} ) (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.6</td>
<td>1.07</td>
</tr>
<tr>
<td>4.1</td>
<td>1.2</td>
</tr>
<tr>
<td>3.7</td>
<td>1.4</td>
</tr>
<tr>
<td>1.6</td>
<td>3.2</td>
</tr>
</tbody>
</table>

Selecting the Inductor

The inductor is necessary to supply constant current to the load. Since boost mode and buck mode share the same inductor and the buck mode current is generally higher, an inductor that at least supports the buck mode releasing current is recommended.

Select the inductor based on the buck release mode. If the storage voltage is \( V_S \), then the release voltage is \( V_R \), and the buck running is fixed at 500kHz. The inductance value can be calculated with Equation (5):

\[
L = \frac{V_R}{\Delta l \times F_{SW}} \times \left(1 - \frac{V_R}{V_S}\right)
\]

(5)

Where \( \Delta l \) is the peak-to-peak inductor ripple current, which can be set in the range of 30% to 40% of the full releasing current.

The inductor should not saturate under the maximum inductor peak current.

Setting the Bus Voltage Rise Time

Connect a capacitor to DVDT to set the bus voltage start-up slew rate and soft-start time. Leave DVDT floating for the default soft-start time (around 0.9ms from 0V to 5V). Table 4 lists the recommended capacitors for different soft-start times at a 5V input condition.

<table>
<thead>
<tr>
<th>( \tau_R ) (mS)</th>
<th>( C_{\text{DVDT}} ) (nF)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>100</td>
<td>100</td>
</tr>
</tbody>
</table>
PCB Layout Guidelines (7)
Efficient PCB layout is critical for stable operation. A 4-layer layout is recommended to achieve better thermal performance and simplify layout. For best results, refer to Figure 6 and follow the guidelines below.

1) Use short, wide, and direct traces in the high-current paths (VIN, VB, VBO, SW, STRG, and GND).

2) Place the decoupling capacitor across VB and GND as close as possible.

3) Place the decoupling capacitor across STRG and GND as close to the pins as possible.

4) Keep the switching node SW short and away from the feedback network.

5) Place the external feedback resistors next to FB.

6) Keep the BST voltage path (BST, C5, and SW) as short as possible.

NOTE:
7) The corresponding schematic can be found on page 1. Note that the STRG bulk capacitors C7A and C7B are not shown in the schematic.
Design Example

Table 5 shows a design example following the application guidelines for the specifications below.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage</td>
<td>V\text{IN}</td>
<td>3.5</td>
<td>V</td>
</tr>
<tr>
<td>Charge voltage</td>
<td>V\text{STRG}</td>
<td>23.5</td>
<td>V</td>
</tr>
<tr>
<td>Bus release voltage</td>
<td>V\text{RLS}</td>
<td>3.2</td>
<td>V</td>
</tr>
<tr>
<td>Boost inductor peak current</td>
<td>I\text{CHARGE}</td>
<td>0.4</td>
<td>A</td>
</tr>
<tr>
<td>Buck max output</td>
<td>I\text{RELEASE}</td>
<td>2</td>
<td>A</td>
</tr>
</tbody>
</table>

The detailed application schematic is shown in Figure 7. The typical performance and circuit waveforms are shown in the Typical Performance Characteristics section. For more device applications, please refer to the related evaluation board datasheets.
TYPICAL APPLICATION CIRCUIT

Figure 7: Detailed Application Schematic
PACKAGE INFORMATION

QFN-20 (3mmx4mm)

TOP VIEW

BOTTOM VIEW

SIDE VIEW

NOTE:
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
3) JEDEC REFERENCE IS MO-220.
4) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN

NOTICE: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.