# Dual-Channel Current Limit Switch with Current Monitor ### DESCRIPTION The MP5099 is a protection device that protects circuitry on the output from transients on the input. It also prevents undesired shorts at the input and transients from the output. The MP5099 is a small on resistance ( $R_{DS(ON)}$ ), low quiescent current ( $I_Q$ ), dual-channel current limit switch. At start-up, the inrush current is limited by the slew rate at the output. The slew rate is controlled by a capacitor at the SS pin (C<sub>SS</sub>). The maximum load at the output is current-limited. The current limit magnitude is internally fixed. The output voltage ( $V_{\text{OUT}}$ ) is limited by the overvoltage protection (OVP) function. The output current ( $I_{\text{OUT}}$ ) of each rail can be monitored by a resistor connected to the IMON pins. The MP5099 is available in a space-saving TQFN-10 (2mmx3mm) package. ### **FEATURES** - Integrated 5V/12V Input Dual E-Fuse - Up to 24V/100ms Maximum Input Voltage (V<sub>IN</sub>) Surge Tolerance for 12V VIN Channel - Up to 16V/100ms Maximum V<sub>IN</sub> Surge Tolerance for 5V VIN Channel - Integrated, Dual-Channel Current Limit Switch - Low 40mΩ On Resistance (R<sub>DS(ON)</sub>) for 12V V<sub>BUS</sub> and 5V V<sub>BUS</sub> Current Limit Switch - 150μA Typical Low Quiescent Current (I<sub>Q</sub>) for 12V VIN Channel and 130μA Low I<sub>Q</sub> for 5V VIN Channel - Configurable Soft-Start Time (t<sub>SS</sub>) - Fixed 4A Trip and 2.95A Hold Current Limit for 12V VIN Channel - Fixed 3A Trip and 2.2A Hold Current Limit for 5V VIN Channel - Reverse Current Protection for 5V VIN Channel - 5.7V Typical Over-Voltage Protection (OVP) Threshold for 5V VIN Channel - 15V Typical OVP Threshold for 12V VIN Channel - Over-Current Protection (OCP) in Hiccup Mode - Latch-Off Thermal Shutdown - Available in a TQFN-10 (2mmx3mm) Package ### **APPLICATIONS** - Hard Disk Drives (HHDs) - Solid-State Drives (SSDs) - Hot-Swap Applications All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** ### ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | |--------------|-------------------|-------------|------------| | MP5099GDT | TQFN-10 (2mmx3mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP5099GDT-Z). ### **TOP MARKING** **BNP** YWW LLLL BNP: Product code of MP5099GDT Y: Year code WW: Week code LLLL: Lot number # **PACKAGE REFERENCE** ### PIN FUNCTIONS | Pin # | Name | Description | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VIN1 | <b>Channel 1 supply voltage.</b> The typical input voltage (V <sub>IN</sub> ) of channel 1 is 12V. A ceramic capacitor is required to decouple the input rail. Connect VIN1 using a wide PCB trace. | | 2 | SS1 | <b>Channel 1 soft start pin.</b> Connect a capacitor from SS1 to ground to set the soft-start time (tss). | | 3 | SS2 | Channel 2 soft start pin. Connect a capacitor from SS2 to ground to set tss. | | 4 | GND | System ground. | | 5 | VIN2 | <b>Channel 2 supply voltage.</b> The typical V <sub>IN</sub> of channel 2 is 5V. A ceramic capacitor is required to decouple the input rail. Connect VIN2 using a wide PCB trace. | | 6 | VOUT2 | Channel 2 output terminal. | | 7 | IMON | <b>Current monitor pin.</b> Connect a resistor from IMON1 to ground to set the current monitor gain. | | 8 | IMON_SEL | <b>Current monitor channel selection pin.</b> If IMON_SEL is pulled high, IMON detects the channel 1 output current (Iout). If IMON_SEL is floated or pulled low, IMON detects the channel 2 Iout. | | 9 | EN | Enable pin for both channel 1 and channel 2. $\overline{\text{EN}}$ is a digital input that turns the regulator on or off. Float $\overline{\text{EN}}$ or pull $\overline{\text{EN}}$ low to turn on the regulator; pull it high to turn off the regulator. | | 10 | VOUT1 | Channel 1 output terminal. | ### ABSOLUTE MAXIMUM RATINGS (1) | V <sub>IN1</sub> , V <sub>OUT1</sub> 0.3V to +22V | |----------------------------------------------------------| | Positive input transient (100ms CH1) 24V | | V <sub>IN2</sub> , V <sub>OUT2</sub> 0.3V to +15V | | Positive input transient (100ms CH2) 16V | | EN0.3V to +6.5V | | All other pins0.3V to +5V | | Junction temperature40°C to +150°C | | Lead temperature260°C | | Continuous power dissipation $(T_A = 25^{\circ}C)^{(2)}$ | | TQFN 3.1W | ### ESD Ratings | Human body model (HBM) | ±2000V | |----------------------------|--------| | Charged device model (CDM) | ±2000V | ### Recommended Operating Conditions (3) | CH1 continuous voltage | 10.8V to 13.2V | |-------------------------------------------|----------------| | CH2 continuous voltage | | | Operating junction temp (T <sub>J</sub> ) | 40°C to +125°C | ### Thermal Resistance θ<sub>JA</sub> θ<sub>JC</sub> | TQFN-10 (2mmx3mm) | | | | |-------------------|----|---|------| | EV5099-D-00A (4) | 40 | 4 | °C/W | | JESD51-7 (5) | 70 | 5 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on the EV5099-D-00A, a 2-layer PCB (54mmx46mm). - 5) The $\theta_{JA}$ value given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. # **ELECTRICAL CHARACTERISTICS** $V_{IN1}$ = 12V, $V_{IN2}$ = 5V, $C_{OUT1}$ = $C_{OUT2}$ = 10 $\mu$ F, $T_J$ =-40°C to + 125°C $^{(6)}$ , typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------|-------------------------------------------------------------------------------------------|------|------|------|-------| | Supply Current | | | | | | | | 0 ' | I <sub>Q_CH1</sub> | VEN = low | | 150 | | μΑ | | Quiescent current | IQ_CH2 | VEN = low | | 130 | | μA | | Chartelessas assured | I <sub>SD_CH1</sub> | VEN = high | | 10 | | μΑ | | Shutdown current | I <sub>SD_CH2</sub> | VEN = high | | 6.5 | | μΑ | | Power FET | | | | | | | | | Б | T <sub>J</sub> = 25°C | | 40 | | mΩ | | | Rds(on)_ch1 | T <sub>J</sub> = 125°C | | | 65 | mΩ | | On resistance | D | $T_J = 25$ °C | | 40 | | mΩ | | | Rds(on)_ch2 | T <sub>J</sub> = 125°C | | | 65 | mΩ | | Under-Voltage Protection (U | VP) and Over-Vo | oltage Protection (OVP) | | | | | | Under-voltage lockout | Vuvlo_ch1 | | 7.7 | 8.5 | 9.3 | V | | (UVLO) rising threshold | V <sub>UVLO_CH2</sub> | | 3.8 | 4.0 | 4.2 | V | | LIVI O bystorosis | Vuvlo_HYS_CH1 | | | 800 | | mV | | UVLO hysteresis | Vuvlo_hys_ch2 | | | 0.3 | | V | | Output over-voltage (OV) | Vovlo_ch1 | | 13.8 | 15 | 16 | ٧ | | clamp voltage | V <sub>OVLO_CH2</sub> | | 5.5 | 5.7 | 6.2 | V | | Output OV response time (7) | touт_ov_cн1 | $C_{OUT} = 10\mu F$ , add a $30\Omega$ load resistor, $V_{IN1} = 12V$ to $18V/10\mu s$ | | 2 | | μs | | | tout_ov_ch2 | $C_{OUT} = 10 \mu F$ , add a $10 \Omega$ load resistor, $V_{IN2} = 5 V$ to $7 V/10 \mu s$ | | 2 | | μs | | <b>Current Limit</b> | | | | | | | | | LIMIT_NO_CH1_TRIP | | -10% | 4 | +10% | Α | | Current limit at normal | ILIMIT_NO_CH2_TRIP | | -10% | 3 | +10% | Α | | operation | ILIMIT_SC_CH1_HOLD | | | 2.95 | | Α | | | ILIMIT_SC_CH2_HOLD | | | 2.2 | | Α | | Current limit response time (7) | tcl_ch1 | | | 15 | | μs | | Current limit response time V | t <sub>CL_CH2</sub> | | | 15 | | μs | | Secondary current limit (7) | ILIMIT_H_CH1 | | | 8 | | Α | | Coomany current mint v | ILIMIT_H_CH2 | | | 8 | | Α | | Hiccup mode on time | thicp_on | | | 2 | | ms | | Hiccup mode off time | t <sub>HICP_OFF</sub> | | | 200 | | ms | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN1}$ = 12V, $V_{IN2}$ = 5V, $C_{OUT1}$ = $C_{OUT2}$ = 10 $\mu$ F, $T_J$ =-40°C to + 125°C $^{(6)}$ , typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------|----------------------------|--------------------------|----------|------|------|-------| | <b>Current Monitor</b> | | | <u>.</u> | | | | | Current monitor conce gain | GIMON_CH1 | | 26.1 | 28 | 30.6 | μA/A | | Current monitor sense gain | GIMON_CH2 | | 26.5 | 29 | 33 | μA/A | | Current monitor sense offset | I <sub>OFFSET_CH1</sub> | | 0.7 | 1.9 | 3.1 | μA | | Current monitor sense onset | IOFFSET_CH2 | | 0.9 | 2 | 3.2 | μA | | Current monitor voltage range | V <sub>IMON1</sub> | $R_{IMON} = 24.9k\Omega$ | 0 | | 2.4 | V | | Current monitor voltage range | V <sub>IMON2</sub> | $R_{IMON} = 24.9k\Omega$ | 0 | | 2.2 | V | | Enable (EN) Control | | | | | | | | EN falling threshold | V <sub>EN_</sub> FALLING | | 0.92 | 1 | 1.08 | V | | EN hysteresis | $V_{\overline{EN}_{-}HYS}$ | | | 0.22 | | V | | EN pull-down resistance | $R_{\overline{EN}_{PD}}$ | | | 0.8 | | МΩ | | Soft Start (SS) | | | · | | | | | SS current | Iss_ch1 | | 3.7 | 4.8 | 7 | μA | | SS current | Iss_c <sub>H2</sub> | | 3.8 | 4.8 | 7 | μA | | SS time | tss_float | | | 12 | | ms | | Over-Temperature Protection | (OTP) | | | | | | | Thermal shutdown (7) | T <sub>SD</sub> | | | 150 | | °C | ### Notes: <sup>6)</sup> Not tested in production. Guaranteed by over-temperature correlation. <sup>7)</sup> Guaranteed by design and engineering sample characterization. # **TYPICAL PERFORMANCE CHARACTERISTICS** $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. # IMON Voltage vs. Output Current (12V E-Fuse) # IMON Voltage vs. Output Current (5V E-Fuse) $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. © 2022 MPS. All Rights Reserved. $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. ### Start-Up through VIN1 with 3A Load (12V E-Fuse) $I_{OUT1} = 3A, V_{IN2} = 5V$ ### Shutdown through VIN1 with 3A Load (12V E-Fuse) $I_{OUT1} = 3A$ , $V_{IN2} = 5V$ ### Start-Up through VIN2 without Load (5V E-Fuse) $V_{IN1} = 12V$ , $I_{OUT2} = 0A$ ### Shutdown through VIN2 without Load (5V E-Fuse) $V_{IN1} = 12V$ , $I_{OUT2} = 0A$ CH1: Vout2 CH2: V<sub>IN2</sub> CH3: VIMON2 CH4: I<sub>OUT2</sub> CH2: V<sub>IN2</sub> CH3: V<sub>IMON2</sub> CH4: I<sub>OUT2</sub> ### Start-Up through VIN2 with 2A Load (5V E-Fuse) $V_{IN1} = 12V$ , $I_{OUT2} = 2A$ ### Shutdown through VIN2 with 2A Load (5V E-Fuse) $V_{IN1} = 12V$ , $I_{OUT2} = 2A$ $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. ### Start-Up through EN without Load (12V E-Fuse) $V_{IN2} = 5V$ , $I_{OUT1} = 0A$ ### Shutdown through EN without Load (12V E-Fuse) $V_{IN2} = 5V$ , $I_{OUT1} = 0A$ ### Start-Up through EN with 3A Load (12V E-Fuse) $V_{IN2} = 5V$ , $I_{OUT1} = 3A$ ### Shutdown through EN with 3A Load (12V E-Fuse) $V_{IN2} = 5V$ , $I_{OUT1} = 3A$ CH1: V<sub>OUT1</sub> CH2: VEN CH4: Iout1 CH1: V<sub>OUT1</sub> CH2: VEN CH4: I<sub>OUT1</sub> ### Start-Up through EN without Load (5V E-Fuse) $\dot{V}_{IN1} = 12V, I_{OUT2} = 0A$ ### Shutdown through EN without Load (5V E-Fuse) $\dot{V}_{IN1} = 12V, I_{OUT2} = 0A$ $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. ### Start-Up through EN with 2A Load (5V E-Fuse) $V_{IN1} = 12V$ , $I_{OUT2} = 2A$ ### Shutdown through EN with 2A Load (5V E-Fuse) $V_{IN1} = 12V$ , $I_{OUT2} = 2A$ CH2: VEN CH4: I<sub>OUT2</sub> CH1: V<sub>OUT2</sub> CH2: V<sub>IN2</sub> CH3: V<sub>IMON2</sub> CH4: I<sub>OUT2</sub> CH1: V<sub>OUT2</sub> CH2: V<sub>IN2</sub> CH3: VIMON2 CH4: I<sub>IN2</sub> ### **Current Limit (12V E-Fuse)** ### **Current Limit (5V E-Fuse)** ### **Short-Circuit Entry (12V E-Fuse)** ### **Short-Circuit Entry (5V E-Fuse)** $V_{IN1} = 12V$ , $V_{IN2} = 5V$ , $T_A = 25$ °C, unless otherwise noted. CH1: V<sub>OUT2</sub> CH2: V<sub>IN2</sub> CH3: V<sub>IMON2</sub> CH4:I<sub>OUT2</sub> # **FUNCTIONAL BLOCK DIAGRAM** Figure 1: Functional Block Diagram ### **OPERATION** The MP5099 is a dual-channel current limit switch that limits the inrush current to the load when a circuit card inserts into a live backplane power source. This limits the backplane's voltage drop as well as the dv/dt of the voltage to the load. It offers an integrated solution to monitor the input voltage ( $V_{\text{IN}}$ ), output voltage ( $V_{\text{OUT}}$ ), output current ( $I_{\text{OUT}}$ ), and die temperature, eliminating the requirement of an external current-sense power resistor, power MOSFET, and thermal sense device. The MP5099 employs reverse current block function in the 5V channel. If the e-fuse 2 reverse current reaches the reverse protection current threshold, then only the 5V channel turns off. ### **Under-Voltage Lockout (UVLO)** The MP5099's channel 1 can be used in the 12V input supply system, and channel 2 can be used in the 5V input supply system. High energy transients occur during normal operation or during hot swap. These transients depend on the parasitic inductance and resistance of the wire, as well as a capacitor at the VCC node. If a power clamp (e.g. TVS or TransZorb) diode is not used, then the e-fuse must be able to withstand the transient voltage. The MP5099 integrates a high-voltage MOSFET and also uses a high-voltage circuit for the VCC node to guarantee safe operation. If each channel's input supply falls below the under-voltage lockout (UVLO) threshold, then both channels' outputs shut down. Once both supplies exceed the UVLO threshold, the output of the two channels are enabled. ### Soft Start (SS) Connect a capacitor to the SS pin to set the softstart time ( $t_{SS}$ ). A constant current source charges the SS capacitor ( $C_{SS}$ ) and results in a linear ramping voltage on the SS pin. $V_{OUT}$ rises at a similar slew rate to the SS voltage ( $V_{SS}$ ). $t_{\rm SS}$ is a function of $C_{\rm SS}$ . The soft-start time from 0% to 100% $V_{\rm OUT}$ ( $t_{\rm DV/DT}$ ) can be calculated with Equation (1): $$t_{DV/DT}(ms) = \frac{1V \times C_{SS}(nF)}{I_{SS}}$$ (1) Where $I_{SS}$ is the soft-start current, and 1V is the internal reference voltage ( $V_{REF}$ ). Once the SS pin is charged up to 1V, soft start finishes. When floating the SS pin, the default $t_{SS}$ is 12ms typically. ### Fast Output Over-Voltage Protection (OVP) To protect downstream loading when a surge voltage occurs at the input, the MP5099 provides output over-voltage protection (OVP). An accurate and fast comparator monitors the output's over-voltage (OV) condition. If $V_{\text{OUT}}$ exceeds the threshold, the internal MOSFETs' gate is quickly pulled down and regulated to a set value to maintain $V_{\text{OUT}}$ clamped at the OVP threshold. The fast loop response speed (2µs typical) keeps the OV overshoot minimal. #### **Current Limit** When the MP5099 is active, if each load reaches the trip current threshold (the current triggers over-current protection) or a short is present, then both channels' outputs shut down and the part switches to constant-current (hold current) mode. If the over-current (OC) condition remains for longer than 2ms, the MP5099 enters hiccup protection mode. The IC automatically restarts after a 200ms off time and repeats this operation until the OC condition is released. Channel 1's trip current is set to 4A internally, and its hold current is set to 2.95A. Channel 2's trip current is set to 3A internally, and its hold current is set to 2.2A. ### **Current Monitor** The MP5099 provides a current monitor function for channel 1 and channel 2. The MP5099 uses the IMON\_SEL pin to select the $I_{OUT}$ monitor channel. Pull IMON\_SEL high to monitor channel 1's $I_{OUT}$ . Float IMON\_SEL or pull IMON\_SEL low to monitor channel 2. The IMON pin generates a current proportional to channel 1 and channel 2's load current. Connect a resistor ( $R_{IMON}$ ) to IMON to generate the current monitor voltage ( $V_{IMON}$ ). The effective $V_{IMON}$ range that guarantees sensing linearity depends on the $R_{IMON}$ value, and $V_{IMON}$ is clamped when $I_{OUT}$ exceeds a set value. Table 1 shows the recommended IMON resistances for common IMON clamp voltages. When $R_{IMON}$ = 24.9k $\Omega$ , $V_{IMON1}$ is 2.15V and $V_{IMON2}$ is 1.88V, typically. Table 1: IMON Resistor Selection for Common IMON Clamp Voltages | V <sub>IMON1</sub> (V) | V <sub>IMON2</sub> (V) | R <sub>IMON</sub> (kΩ) | |------------------------|------------------------|------------------------| | 2.57 | 2.46 | 40.2(1%) | | 2.31 | 2.15 | 30(1%) | | 2.15 | 1.88 | 24.9(1%) | | 1.16 | 0.76 | 10(1%) | V<sub>IMON</sub> can be calculated using Equation (2): $$V_{IMONX}(mV) = G_{IMON\_CHX}(uA/A) \times I_{OUT}(A) \times R_{IMON}(k\Omega)$$ (2) +I\_OFFSFT\_CHX}(uA) \times R\_{IMON}(k\O) Where $G_{IMON\_CHX}$ is the current monitor sense gain, $R_{IMON}$ is the current monitor sense resistor, and $I_{OFFSET\_CHX}$ is the current monitor sense offset. x = 1 or 2, depending on the channel. When the MP5099 works in sleep mode or I<sub>OUT</sub> is below 150mA, the current monitor is disabled. ### **Short-Circuit Protection (SCP)** If the load current increases rapidly due to a short-circuit event, the current may exceed the current limit threshold before the control loop is able to respond. If the current reaches a secondary current limit level of 8A, a fast turn-off circuit activates to turn off the power FET (see Figure 1 on page 14). The fast turn-off circuit helps limit the peak current through the switch, which prevents $V_{\text{IN}}$ from dropping drastically. The total short circuit response time is shorter than 1 $\mu$ s. After the FET switches off, the part restarts. During the restart process, if the short still exists, the MP5099 regulates the gate voltage to hold the current at a normal current limit level. The IC enters hiccup mode with a 200ms off time. ### Enable (EN) Control $\overline{\text{EN}}$ is a digital control pin that turns the current limit switch on and off. Pull $\overline{\text{EN}}$ low or float $\overline{\text{EN}}$ to turn on the FETs; pull $\overline{\text{EN}}$ high to turn off the FETs. An internal $800\text{k}\Omega$ resistor is connected from $\overline{\text{EN}}$ to GND. #### Thermal Shutdown Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If each channel triggers over-temperature protection (OTP), then both channels' outputs shut down. Once the silicon die temperature exceeds 150°C, the whole chip shuts down. ### APPLICATION INFORMATION ### **Design Example** Table 2 shows a design example following the application guidelines for the specifications below. Table 2: Design Example | V <sub>IN1</sub> | V <sub>OUT1</sub> | V <sub>IN2</sub> | $V_{\text{OUT2}}$ | |------------------|-------------------|------------------|-------------------| | 12V | 12V | 5V | 5V | Figure 3 on page 18 shows the detailed application circuit. The typical performance and waveforms are shown in the Typical Performance Characteristics section on page 7. For more device applications, refer to the EV5099-D-00A datasheet. ### **PCB Layout Guidelines** Efficient PCB layout is critical for improved performance. For the best results, refer to Figure 2 and follow the guidelines below: - Place the high-current paths (VIN and VOUT) close to the device using short, direct, and wide traces. - 2. Place the input capacitors close to the VIN and GND pins. - 3. Connect the VIN and VOUT pads to large VIN and VOUT planes, respectively, to improve thermal performance. - 4. Place C<sub>SS</sub> close to the SS pin. **Top Layer** Figure 2: Recommended PCB Layout # TYPICAL APPLICATION CIRCUIT **Figure 3: Typical Application Circuit** # **PACKAGE INFORMATION** # TQFN-10 (2mmx3mm) #### **TOP VIEW** **BOTTOM VIEW** ### **SIDE VIEW** ### **RECOMMENDED LAND PATTERN** ### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-------------|----------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MP5099GDT-Z | TQFN-10<br>(2mmx3mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 12/21/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.