DESCRIPTION
The MP28160 is an integrated buck-boost converter in a small CSP package. The buck-boost converter can operate from an input voltage above, equal to, or below the output voltage. It uses current mode control with a 1.8MHz fixed PWM frequency to optimize stability and transient response. In a light load condition, it enters auto PFM/PWM mode to get high light load efficiency. Integrated MOSFETs minimize the solution size while maintaining high efficiency.

Fault protection includes output hiccup current limiting, OVP, and thermal shutdown.

The MP28160 is available in a tiny CSP-12 (1.4mmx1.8mm) package.

FEATURES
- 2.5V to 5.5V Input Voltage Range
- 1.8MHz Switching Frequency for CCM
- 3.3V Fixed Output Voltage
- 500mA Continuous Output Current
- 1ms Soft-Start Time
- Auto PFM/PWM Mode
- Output Over-Voltage Protection
- Hiccup Over-Current Protection
- 1µA Shutdown Current
- Active Low System EN Pin
- Over-Temperature Shutdown
- Available in a Wafer Level Chip Scale Packaging: CSP-12 (1.4mmx1.8mm)

APPLICATIONS
- USB-C Cable
- Thunderbolt
- Portable Devices

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number*</th>
<th>Package</th>
<th>Top Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP28160GC</td>
<td>CSP-12 (1.4mmx1.8mm)</td>
<td>See Below</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP28160GC–Z)

TOP MARKING

- JLY
- LLL

JL: Product code of MP28160GC
Y: Year code
LLL: Lot number

PACKAGE REFERENCE

CSP-12 (1.4mmx1.8mm)
<table>
<thead>
<tr>
<th>CSP-12 Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1, B1, A2</td>
<td>IN</td>
<td><strong>The buck-boost input pin.</strong> The MP28160 operates from a 2.5V to 5.5V VIN voltage. Place a 10µF or larger capacitor for decoupling.</td>
</tr>
<tr>
<td>A3</td>
<td>SW1</td>
<td><strong>Switch1.</strong> The first half-bridge switch node is connected to SW1. Connect an inductor between SW1 and SW2.</td>
</tr>
<tr>
<td>B2</td>
<td>AGND</td>
<td>Analog ground. Connect it to GND.</td>
</tr>
<tr>
<td>B3</td>
<td>GND</td>
<td>Power ground. Reference ground of the regulated output voltage. GND requires extra care during PCB layout. Connect to GND with copper traces and vias.</td>
</tr>
<tr>
<td>C1</td>
<td>VCC</td>
<td>Internal 5V LDO regulator output. Decouple with a 1µF capacitor.</td>
</tr>
<tr>
<td>C2</td>
<td>EN</td>
<td><strong>On/off control for entire chip.</strong> EN is active low. Drive EN high to turn off the chip; drive EN low, or float, to turn on the device. It has internal 600kΩ pull-down resistor to ground.</td>
</tr>
<tr>
<td>C3</td>
<td>SW2</td>
<td><strong>Switch2.</strong> The internal second half-bridge switch node is connected to SW2. Connect an inductor between SW1 and SW2.</td>
</tr>
<tr>
<td>D1</td>
<td>NC</td>
<td>No connection.</td>
</tr>
<tr>
<td>D2</td>
<td>RSV</td>
<td>Reserved pin. RSV must be left floating or shorted to GND.</td>
</tr>
<tr>
<td>D3</td>
<td>OUT</td>
<td>Output pin.</td>
</tr>
</tbody>
</table>
**ABSOLUTE MAXIMUM RATINGS**  

Supply Voltage ($V_{IN}$) -0.3V to +6V  

$V_{SW1}$ -0.3V (-5V for <10ns) to $V_{IN} + 0.3$V (10V for <10ns)  

$V_{SW2}$ -0.3V (-5V for <10ns) to $V_{OUT} + 0.3$V (10V for <10ns)  

$V_{EN}$ -0.3V to +5.5V  

All Other Pins -0.3V to +6V  

Continuous Power Dissipation ($TA = +25°C$)  

CSP-12 (1.4mmx1.8mm) 1.14W  

Junction Temperature 150°C  

Lead Temperature 260°C  

Storage Temperature -65°C to +150°C  

**Recommended Operating Conditions**  

Operation Input Voltage $VIN$ 2.5V to 5.5V  

Output Current 500mA  

Operating Junction Temp. ($TJ$) -40°C to +125°C  

---  

**Thermal Resistance**  

<table>
<thead>
<tr>
<th>$\theta_{JA}$</th>
<th>$\theta_{JC}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>CSP-12 (1.4mmx1.8mm)</td>
<td>110...12°C/W</td>
</tr>
</tbody>
</table>

**Notes:**  

1. Exceeding these ratings may damage the device.  
2. The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$, and the ambient temperature $T_A$. The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_{D}(MAX) = (T_J(MAX) - T_A)\theta_{JA}$. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.  
3. The device is not guaranteed to function outside of its operating conditions.  
4. Measured on JESD51-7, 4-layer PCB. The value of $\theta_{JA}$ given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.
ELECTRICAL CHARACTERISTICS

\( V_{IN} = 5.0\,V \), \( V_{EN} = 0\,V \), \( T_J = -40^\circ C \) to \( +125^\circ C \), unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply current (shutdown)</td>
<td>( I_{IN} )</td>
<td>( V_{EN}=5V, , VIN=5V, , T_J=25^\circ C )</td>
<td>1</td>
<td>10</td>
<td></td>
<td>( \mu A )</td>
</tr>
<tr>
<td>Supply current (quiescent)</td>
<td>( I_Q )</td>
<td>( V_{EN}=0V, , VIN=5V, , No , switching, , T_J=25^\circ C )</td>
<td>220</td>
<td>280</td>
<td></td>
<td>( \mu A )</td>
</tr>
<tr>
<td>EN logic high input</td>
<td>( V_{EN,H} )</td>
<td>Disable Part</td>
<td>1.2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>EN logic low input</td>
<td>( V_{EN,L} )</td>
<td>Enable Part</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>EN to ground resistance</td>
<td>( R_{EN} )</td>
<td></td>
<td>600</td>
<td></td>
<td></td>
<td>( \Omega )</td>
</tr>
<tr>
<td>Thermal shutdown(^{(6)})</td>
<td>( T_{STD} )</td>
<td></td>
<td>150</td>
<td></td>
<td></td>
<td>( ^\circ C )</td>
</tr>
<tr>
<td>Thermal hysteresis(^{(6)})</td>
<td>( T_{HYS} )</td>
<td></td>
<td>20</td>
<td></td>
<td></td>
<td>( ^\circ C )</td>
</tr>
<tr>
<td>VCC regulator</td>
<td>( V_{CC} )</td>
<td>( VIN=5.5V )</td>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>VCC load regulation</td>
<td>( V_{CC,RG} )</td>
<td>( I_{CC}=0-5mA )</td>
<td>3</td>
<td>5</td>
<td></td>
<td>%</td>
</tr>
</tbody>
</table>

**Buck-Boost**

| Input under-voltage lockout rising threshold | \( V_{IN,R} \) | | 2.05 | 2.25 | 2.45 | V |
| Input under-voltage lockout hysteresis voltage | \( V_{IN,F} \) | | | | | mV |
| Output voltage | \( V_{OUT} \) | | | | | V |
| Output over-voltage protection | \( V_{OUT,OVP,R} \) | | | | | V |
| Output OVP recovery | \( V_{OUT,OVP,F} \) | | | | | V |
| OVP discharge resistance | \( R_{DIS} \) | | | | | \( \Omega \) |
| Oscillator frequency | \( F_s \) | | 1.45 | 1.8 | 2.15 | MHz |
| Peak current limit | \( I_{LIM} \) | \( V_{OUT}=0V \) | 1.65 | 2.5 | 3.35 | A |
| SWD valley current limit\(^{(7)}\) | | | | | | A |
| PMOS on resistance | \( R_{DS(on)}:P \) | SWA, SWD, 3.3Vin, 3.3Vout | 90 | | | m\( \Omega \) |
| NMOS on resistance | \( R_{DS(on)}:N \) | SWB, SWC, 3.3Vin, 3.3Vout | 80 | | | m\( \Omega \) |
| Soft-start time | \( t_s \) | 0-100\%Vout | 1 | | | ms |

5) All min/max parameters are tested at \( T_J=25^\circ C \). Limits over temperature are guaranteed by design, characterization, and correlation.
6) Guaranteed by design.
7) Guaranteed by engineering sample characterization.
TYPICAL PERFORMANCE CHARACTERISTICS

$V_{in} = 5V$, $V_{out} = 3.3V$, $L = 1\mu H$, $T_A = 25^\circ C$, unless otherwise noted.

**VIN Shutdown Current vs. Temperature, $V_{in} = 5V$**

**VIN Quiescent Current vs. Temperature, $V_{in} = 5V$**

**VCC Voltage vs. Temperature**

**Efficiency vs. Load Current**

**Load Regulation**

**Line Regulation**
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$V_{IN} = 5V, V_{OUT} = 3.3V, L = 1\mu H, T_A = 25^\circ C$, unless otherwise noted.

**Output Ripple**

$V_{IN} = 5V, V_{OUT} = 3.3V, I_{OUT} = 0A$

| CH1: V_{OUT}/AC | 50mV/div. |
| CH2: SW1 | 5V/div. |
| CH3: SW2 | 5V/div. |
| CH4: I L | 1A/div. |

20ms/div.

**Output Ripple**

$V_{IN} = 5V, V_{OUT} = 3.3V, I_{OUT} = 0A$

| CH1: V_{OUT}/AC | 50mV/div. |
| CH2: SW1 | 5V/div. |
| CH3: SW2 | 5V/div. |
| CH4: I L | 1A/div. |

1μs/div.

**Output Ripple**

$V_{IN} = 5V, V_{OUT} = 3.3V, I_{OUT} = 0.5A$

| CH1: V_{OUT}/AC | 20mV/div. |
| CH2: SW1 | 5V/div. |
| CH3: SW2 | 2V/div. |
| CH4: I L | 1A/div. |

500ns/div.

**Output Ripple**

$V_{IN} = 3.3V, V_{OUT} = 3.3V, I_{OUT} = 0.5A$, Buck-boost mode

| CH1: V_{OUT}/AC | 50mV/div. |
| CH2: SW1 | 2V/div. |
| CH3: SW2 | 2V/div. |
| CH4: I L | 1A/div. |

1μs/div.

**Output Ripple**

$V_{IN} = 2.5V, V_{OUT} = 3.3V, I_{OUT} = 0.5A$, Boost mode

| CH1: V_{OUT}/AC | 20mV/div. |
| CH2: SW1 | 2V/div. |
| CH3: SW2 | 2V/div. |
| CH4: I L | 1A/div. |

500ns/div.

**Power Start-Up**

$V_{IN} = 5V, V_{OUT} = 3.3V, I_{OUT} = 0A$

| CH1: V_{OUT} | 2V/div. |
| CH2: SW1 | 5V/div. |
| CH3: V_{IN} | 5V/div. |
| CH4: I_{OUT} | 2A/div. |

5ms/div.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$V_{IN} = 5\, \text{V}$, $V_{OUT} = 3.3\, \text{V}$, $L = 1\, \mu\text{H}$, $T_A = 25^\circ\text{C}$, unless otherwise noted.

**Power Start-Up**

$V_{IN} = 5\, \text{V}$, $V_{OUT} = 3.3\, \text{V}$, $I_{OUT} = 0.5\, \text{A}$

**Power Shutdown**

$V_{IN} = 5\, \text{V}$, $V_{OUT} = 3.3\, \text{V}$, $I_{OUT} = 0\, \text{A}$

**EN Start-Up**

$V_{IN} = 5\, \text{V}$, $V_{OUT} = 3.3\, \text{V}$, $I_{OUT} = 0.5\, \text{A}$

**EN Shutdown**

$V_{IN} = 5\, \text{V}$, $V_{OUT} = 3.3\, \text{V}$, $I_{OUT} = 0\, \text{A}$

CH1: $V_{OUT}$

CH2: SW1

CH3: $V_{IN}$

CH4: $I_{OUT}$

10ms/div.

20ms/div.

200ms/div.

2ms/div.
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$V_{IN} = 5V$, $V_{OUT} = 3.3V$, $L = 1\mu H$, $T_A = 25^\circ C$, unless otherwise noted.

**EN Shutdown**

$V_{IN}=5V$, $V_{OUT}=3.3V$, $I_{OUT}=0.5A$

**Load Transient**

$V_{IN}=5V$, $V_{OUT}=3.3V$, $I_{OUT}=0A-0.5A$, $200mA/\mu s$

**SCP Entry**

$V_{IN}=5V$, $V_{OUT}=3.3V$, short output to GND.

**SCP Recovery**

$V_{IN}=5V$, $V_{OUT}=3.3V$, short output to GND.
Figure 1: Functional Block Diagram

1. Thermal Protection
2. OVP Shutdown
3. UVLO Function
OPERATION

The MP28160 is a high efficiency, buck-boost converter that provides regulated output voltage above, equal to, or below the input voltage.

Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) is used to protect the device from operating at an insufficient supply voltage. The MP28160’s UVLO circuit monitors the IN voltage. During start-up, IN must rise higher than V_{IN-UVLO} to enable the IC.

EN

EN is the system on/off control input. It’s an active low input. EN has an internal weak pull-down resistor. Pull EN low or float to enable the MP28160. Pull EN high to disable the MP28160.

VCC Power Supply

When EN is active, IN charges the VCC. All internal circuits of the MP28160 are supplied by VCC, and VCC only needs to be decoupled with a ceramic capacitor less than 1µF. VCC can be biased by VOUT. After the system starts up, VCC is powered by the higher value of IN or VOUT internally.

Buck-Boost Operation

The output voltage is sensed via an internal resistor divider from the output to ground. The voltage difference between the VOUT feedback voltage and the internal reference is amplified by the error amplifier to generate a control signal (V_{C-Buck}). By comparing V_{C-Buck} with the internal current ramp signal (the sensed SA’s current with slope compensation) through the buck comparator, a pulse-width modulation (PWM) control signal for the buck leg (SWA, SWB) is generated.

Another control signal (V_{C-Boost}) is derived from V_{C-Buck} through the level shift. Similarly, V_{C-Boost} is compared with the same ramp signal through the boost comparator and generates a PWM control signal for the boost leg (SWC, SWD). The switch topology for the buck-boost converter is shown in Figure 2.

![Figure 2: Buck-Boost Switch Topology](image)

Buck Region (VIN > VOUT)

When the input voltage is significantly higher than the output voltage, the converter can deliver energy to the load within SWA’s maximum duty cycle by switching SWA and SWB. The converter operates in buck mode. In this condition, SWD remains on and SWC remains off. V_{C-Buck} compares with the current ramp signal normally and generates a PWM output. Therefore, SWA/SWB is pulse-width modulated to produce the required duty cycle and eventually support the output voltage.

Buck-Boost Region (VIN ≈ VOUT)

When VIN is close to VOUT, the converter is unable to provide enough energy to the load due to SWA’s maximum duty cycle, so the current ramp signal cannot trigger V_{C-Buck} in the first period, and SWA remains on with 100% duty cycle. If SWB is not turned on in the first period, boost begins working in the secondary period (SWC switches in the secondary period), and an offset voltage is added to the current ramp signal to allow it to reach V_{C-Buck}. SWC turns off when the current ramp signal intersects with V_{C-Boost} in the secondary period, and SWD conducts the inductor current when SWC is off. This is called boost operation.

SWA turns off when the current ramp signal intersects with V_{C-Buck} in the secondary period, and SWB turns on to conduct the inductor current after SWA turns off. This is called buck operation.

If SWB turns on in the secondary period, the boost operation (SWC on) is disabled in the following cycle. If SWA continues to conduct with 100% duty in the secondary cycle, the boost operation is also enabled in the following duty cycle. SWA/SWB and SWC/SWD switch during this condition simultaneously. This is called buck-boost mode.

Boost Region (VIN < VOUT)

When the input voltage is significantly lower than the output voltage, the control voltage (V_{C-Buck}) is always higher than the current ramp signal. The offset voltage is added to the current signal, so SWB cannot turn on in all cycles. The boost operation (SWC on) is enabled in every cycle based on the logic, so only SWC and SWD switch. This is called boost mode. In this condition, SWC/SWD is pulse-width modulated to...
produce the required duty cycle and eventually support the output regulation voltage.

**Internal Soft Start (SS)**

When EN is active and VIN is above the UVLO rising threshold, the MP28160 buck-boost starts up with a soft-start function. The internal soft-start (SS) signal ramps up and controls the feedback reference voltage.

**OCP/SCP**

The MP28160 employs peak current limits through switch A current sensing. The current limit is 2.5A typical.

In an overload or short-circuit condition, VOUT drops due to the steady state switching current limit. If VOUT drops below 60% of its normal output, the MP28160 stops switching and recovers after ~12ms with hiccup mode protection. After the switching stops in hiccup protection, the internal soft-start signal is clamped to $V_{FB} + 0.3V$, where $V_{FB}$ is the divided voltage from the residual VOUT. This smooths the soft start-up when the MP28160 recovers from hiccup protection.

During the soft-start time, the MP28160 blanks during hiccup protection. After the soft-start time is finished, if VOUT is still lower than 60% of the normal voltage, the MP28160 resumes hiccup mode. If VOUT rises above 60% of the normal value, the MP28160 enters normal operation.

**OVP**

The MP28160 employs output over-voltage protection. A fast comparator will sense the output voltage condition. Once it is triggered, the MP28160 will stop switching, and a 1k internal resistor will be switched on to discharge the output.
APPLICATION INFORMATION

Component Selection

Selecting the Inductor
As a buck-boost topology circuit, the inductor must support buck application with the maximum input voltage and boost application with the minimum input voltage. Two critical inductance values can be calculated according to the buck and boost mode current ripple. See equation (1) and (2).

\[ L_{\text{MIN-BUCK}} = \left( \frac{V_{\text{OUT}} \times (V_{\text{IN(MAX)}} - V_{\text{OUT}})}{V_{\text{IN(MAX)}} \times F_{\text{REQ}} \times \Delta I_L} \right) \]

\[ L_{\text{MIN-BOOST}} = \left( \frac{V_{\text{IN(MIN)}} \times (V_{\text{OUT}} - V_{\text{IN(MIN)}})}{V_{\text{OUT}} \times F_{\text{REQ}} \times \Delta I_L} \right) \]

Where:
- \( F_{\text{REQ}} \) is the switching frequency
- \( \Delta I_L \) is the peak-to-peak inductor current ripple.

As a rule of thumb, the peak-to-peak ripple can be set at 0.2A to 1A to achieve a better balance between the BOM cost, output ripple, and efficiency. The minimum inductor value for the application is the higher value between Equation 1 and Equation 2.

In addition to the inductance value, the inductor must support peak current based on equation (3) and equation (4) to avoid saturation.

\[ I_{\text{PEAK-BUCK}} = I_{\text{OUT}} + \left( \frac{V_{\text{OUT}} \times (V_{\text{IN(MAX)}} - V_{\text{OUT}})}{2 \times V_{\text{IN(MAX)}} \times F_{\text{REQ}} \times L} \right) \]

\[ I_{\text{PEAK-BOOST}} = \left( \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\eta \times V_{\text{IN(MIN)}}} + \frac{V_{\text{IN(MIN)}} \times (V_{\text{OUT}} - V_{\text{IN(MIN)}})}{2 \times V_{\text{OUT}} \times F_{\text{REQ}} \times L} \right) \]

Where \( \eta \) is the estimated efficiency of the MP28160.

Choose a proper inductor to make sure the inductor current won’t trigger the peak current and valley current limit.

Input and Output Capacitor Selection
Use ceramic capacitors with low ESR as input and output capacitors in order to filter any disturbance present in the input line and achieve stable operation.

Minimum values of 10\( \mu \)F for the input capacitor and 2\( \times \)22\( \mu \)F for the output capacitors are needed to achieve optimum performance.

The input and output capacitors must be placed as close to the device as possible.

PCB Board Layout \( ^{(8)} \)
Efficient PCB layout is critical for standard operation and thermal dissipation. Refer to Figure 3 and the PCB layout guidelines below to ensure an effective layout design:

1) Place the VIN capacitor and VOUT capacitor as close to VIN and OUT as possible.
2) Use a large ground plane directly connected to GND. Add lots of GND vias to connect Cout’s GND node and VIN capacitor's GND.
3) Connect AGND to the VCC capacitor’s GND node by a Kelvin sense trace.
4) Place the VCC decoupling capacitor as close as possible to VCC.

Notes:
(8) The recommended layout is based on the typical application circuit on the next page (see Figure 4).

![Figure 3: PC Board Layout](image-url)
TYPICAL APPLICATION CIRCUITS

Figure 4: Typical application circuit with fixed 3.3V output voltage
MP28160 – 5.5V/500mA/3.3V FIXED OUTPUT, INTEGRATED BUCK-BOOST

PACKAGE INFORMATION

CSP-12 (1.4mmx1.8mm)

NOTICE: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

NOTE:
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) BALL COPLANARITY SHALL BE 0.05 MILLIMETER MAX.
3) JEDEC REFERENCE IS MO-211.
4) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN