**DESCRIPTION**

The MP2499 is a monolithic step-down switch mode converter with a programmable output current limit and an integrated input over-voltage protection switch. It achieves 2.0A continuous output current over a wide input supply range with excellent load and line regulation.

The maximum output current can be programmed by sensing current through the inductor DC resistance (DCR) or an accurate sense resistor.

Fault condition protection includes cycle-by-cycle current limiting and thermal shutdown.

The MP2499 can survive high-voltage transients such as those found in automotive and industrial applications.

The MP2499 requires a minimum number of readily available standard external components. The MP2499 is available in a 16-pin SOIC package.

**FEATURES**

- Replaces External Transorb
- Supports 12V/24V Systems
- Input Surge Protection Up to 100V
- Programmable Output Current up to 2.0A
- Output Adjustable
- Fixed 100kHz Frequency
- 0.25Ω Internal Power MOSFET Switch
- Stable with Low ESR Output Ceramic Capacitors
- 92% Efficiency @ 500mA (Vo=5V)
- Thermal Shutdown
- Cycle-by-Cycle Over Current Protection
- Available in a 16-Pin SOIC Package

**APPLICATIONS**

- 12V/24V Systems with High Input Surge
- Automotive Cigarette Lighter Adapters
- Power Supply for Linear Chargers
- Industrial Power Supplies
- Avionics

“MPS” and “The Future of Analog IC Technology” are Registered Trademarks of Monolithic Power Systems, Inc.

**TYPICAL APPLICATION**

![TYPICAL APPLICATION Diagram]

Efficiency

\[ V_{OUT}=5V, V_{IN}=12V \]
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number*</th>
<th>Package</th>
<th>Top Marking</th>
<th>Free Air Temperature (TA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP2499DS</td>
<td>SOIC16</td>
<td>MP2499DS</td>
<td>-40°C to +85°C</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP2499DS–Z).
For RoHS compliant packaging, add suffix –LF (e.g. MP2499DS–LF–Z)

PACKAGE REFERENCE

ABSOLUTE MAXIMUM RATINGS (1)
Supply Voltage IN .................................. 100V
IN to CTR .................................. -0.3V to 100V
OUT to CTR .................................. -0.3V to 45V
VDD .......................................... 58V
VSW .......................................... -0.3V to VDD + 0.3V
VBST ........................................ 6.5V
VISH, VISP .................................. 0V to 15V
All Other Pins ................................ -0.3V to +6.5V
Continuous Power Dissipation (TA = +25°C) (2) ........................................ 1.6W
Junction Temperature .......................... 150°C
Lead Temperature ............................. 260°C
Storage Temperature ...................... -65°C to +150°C

Recommended Operating Conditions (3)
Car Battery Input Voltage ................. 12V to 24V
Surge Voltage VIN ......................... 90V/200ms duration
VDD .......................................... 55V
Output Voltage VOUT ....................... 3.3V to 5V
Operating Junct. Temp (TJ) .......... -40°C to +125°C

Thermal Resistance (4) θJA θJC
SOIC16 ......................................... 80 ...... 30°C/W

Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature Tj (MAX), the junction-to-ambient thermal resistance θJA, and the ambient temperature Ta. The maximum allowable continuous power dissipation at any ambient temperature is calculated by 𝑃D(𝑀𝐴𝑋) = (𝑇j (MAX) - Ta)/θJA. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
### ELECTRICAL CHARACTERISTICS

$V_{IN} = 12V$, $T_A = +25^\circ C$, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Feedback Voltage</td>
<td>$V_{FB}$</td>
<td>$4.5V \leq V_{IN} \leq 36V$</td>
<td>0.78</td>
<td>0.8</td>
<td>0.82</td>
<td>V</td>
</tr>
<tr>
<td>Feedback Bias Current</td>
<td>$I_{BIAS(FB)}$</td>
<td>$V_{FB} = 0.8V$</td>
<td>10</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PWM Switch On Resistance</td>
<td>$R_{DS(ON)}$</td>
<td></td>
<td>0.25</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>OV Protection Switch On Resistance</td>
<td>$V_{OUT} = V_{CTR}$</td>
<td></td>
<td>0.3</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>Switch Leakage</td>
<td>$V_{EN} = 0V$, $V_{SW} = 0V$</td>
<td>0.1</td>
<td>10</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>Current Limit</td>
<td></td>
<td></td>
<td>3.0</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Oscillator Frequency</td>
<td>$f_{SW}$</td>
<td>$V_{FB} = 0.6V$</td>
<td>80</td>
<td>100</td>
<td>120</td>
<td>kHz</td>
</tr>
<tr>
<td>Boot-Strap Voltage</td>
<td>$V_{BST} = V_{SW}$</td>
<td></td>
<td>4.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Minimum On Time</td>
<td>$t_{ON}$</td>
<td>$V_{FB} = 1V$</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>Under Voltage Lockout Threshold Rising</td>
<td></td>
<td></td>
<td>3.0</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>Under Voltage Lockout Threshold Hysteresis</td>
<td></td>
<td></td>
<td>200</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>EN Input Low Voltage</td>
<td></td>
<td></td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>EN Input High Voltage</td>
<td></td>
<td></td>
<td>1.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>EN Input Bias Current</td>
<td></td>
<td>$V_{EN} = 0-6V$</td>
<td>−10</td>
<td>−2</td>
<td>10</td>
<td>µA</td>
</tr>
<tr>
<td>Supply Current (Shutdown)</td>
<td></td>
<td>$V_{EN} = 0V$</td>
<td>4</td>
<td>10</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Supply Current (Quiescent)</td>
<td></td>
<td>$V_{EN} = 2V$, $V_{FB} = 1V$</td>
<td>500</td>
<td>800</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Thermal Shutdown</td>
<td></td>
<td></td>
<td>150</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Current Sense Voltage</td>
<td>$V_{ISP} - V_{ISN}$</td>
<td>$V_{ISP}$, $V_{ISN}$</td>
<td>90</td>
<td>100</td>
<td>110</td>
<td>mV</td>
</tr>
<tr>
<td>Input Bias Current (ISN, ISP)</td>
<td>$I_{BIAS(ISN,ISP)}$</td>
<td>$V_{ISP}$, $V_{ISN}$</td>
<td>−1</td>
<td>0.5</td>
<td></td>
<td>µA</td>
</tr>
</tbody>
</table>

**Note:**

5) Guaranteed by design
### PIN FUNCTIONS

<table>
<thead>
<tr>
<th>PIN #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>FB</td>
<td>Feedback. An external resistor divider from the output to GND, tapped to the FB pin sets the output voltage. To prevent current limit run away during a short circuit fault condition the frequency-fold-back comparator lowers the oscillator frequency when the FB voltage is below 250mV.</td>
</tr>
<tr>
<td>2</td>
<td>SS</td>
<td>Connect to an external capacitor used for Soft-Start and compensation for current limiting loop.</td>
</tr>
<tr>
<td>3</td>
<td>ISP</td>
<td>Positive Current Sense</td>
</tr>
<tr>
<td>4</td>
<td>ISN</td>
<td>Negative Current Sense Input for load current limiting.</td>
</tr>
<tr>
<td>5</td>
<td>CTR</td>
<td>Control pin. Tie a zener diode from CTR to ground. The zener voltage should equal to normal output voltage.</td>
</tr>
<tr>
<td>6</td>
<td>N/C</td>
<td>No connection</td>
</tr>
<tr>
<td>7</td>
<td>IN</td>
<td>Input. Connect input power supply, which may have surge voltage to IN pin.</td>
</tr>
<tr>
<td>8</td>
<td>IN</td>
<td>Input. Connect input power supply, which may have surge voltage to IN pin.</td>
</tr>
<tr>
<td>9</td>
<td>OUT</td>
<td>Output Pin. Connect to VDD pin.</td>
</tr>
<tr>
<td>10</td>
<td>OUT</td>
<td>Output Pin. Connect to VDD pin.</td>
</tr>
<tr>
<td>11</td>
<td>N/C</td>
<td>No connection</td>
</tr>
<tr>
<td>12</td>
<td>BST</td>
<td>Bootstrap. This capacitor is needed to drive the power switch’s gate above the supply voltage. It is connected between SW and BST pins to form a floating supply across the power switch driver. An on-chip regulator is used to charge up the external bootstrap capacitor. If the on-chip regulator is not strong enough, an optional diode can be connected from IN or OUT to charge the external bootstrap capacitor.</td>
</tr>
<tr>
<td>13</td>
<td>SW</td>
<td>Switch Output. It is the source of power device.</td>
</tr>
<tr>
<td>14</td>
<td>VDD</td>
<td>Supply Voltage Bypass pin. This pin is also the output of the OV protection switch. The MP2499 operates from a +5V to +36V unregulated input. CIN is needed to prevent large voltage spikes from appearing at the input. Put CIN as close to the IC as possible. It is the drain of the internal power device and power supply for the whole chip.</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>Ground. This pin is the voltage reference for the regulated output voltage. For this reason care must be taken in its layout. This node should be placed outside of the D1 to CIN ground path to prevent switching current spikes from inducing voltage noise into the part.</td>
</tr>
<tr>
<td>16</td>
<td>EN</td>
<td>On/Off Control Input.</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

$C_1 = 220 \mu F$, $C_2 = 2.2 \mu F$, $C_3 = 39 \mu F$, $C_4 = 22 \mu F$, $L = 39 \mu H$, $V_{OUT} = 5V$, $T_A = 25^\circ C$, unless otherwise noted.

**Efficiency vs. Load Current**

- $V_{OUT} = 5V$
- $V_{IN} = 8V$
- $V_{IN} = 12V$
- $V_{IN} = 50V$

**Efficiency vs. Load Current**

- $V_{OUT} = 3.3V$
- $V_{IN} = 8V$
- $V_{IN} = 12V$
- $V_{IN} = 50V$

**Load Regulation**

- $V_{OUT}$ vs. $I_{OUT}$
- $V_{IN} = 8V$
- $V_{IN} = 12V$
- $V_{IN} = 50V$

**Peak Current Limit vs. Duty Cycle**

- $I_L$ vs. Duty Cycle (%)

**Load Regulation**

- $V_{OUT}$ vs. $I_{OUT}$

**Power Ramp Up**

- $V_{IN} = 12V$, $I_{OUT} = 2A$, Resistor Load

**Power Ramp Down**

- $V_{IN} = 12V$, $I_{OUT} = 2A$, Resistor Load

**Loop Gain with Phase Margin**

- $V_{IN} = 12V$, $I_{OUT} = 1.8A$, 0dB Frequency 17kHz
- Phase margin 41°
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

C₁=220µF, C₂=2.2µF, C₃=39µF, C₄=22µF, L=39µH, V_OUT=5V, T_A=25ºC, unless otherwise noted.

<table>
<thead>
<tr>
<th>Load Transient Response</th>
<th>Short Circuit</th>
<th>Short Circuit Recovery</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_IN=12V, I_OUT=0.1A to 2A, Electrical Load</td>
<td>V_IN=12V, I_OUT=0.5A</td>
<td>V_IN=12V</td>
</tr>
<tr>
<td>V_OUT</td>
<td>V_OUT</td>
<td>V_OUT</td>
</tr>
<tr>
<td>500mV/div.</td>
<td>2V/div.</td>
<td>2V/div.</td>
</tr>
<tr>
<td>I_OUT</td>
<td>1A/div.</td>
<td>2A/div.</td>
</tr>
<tr>
<td>4ms/div</td>
<td>1ms/div</td>
<td>2ms/div</td>
</tr>
</tbody>
</table>

100V Input Single Pulse
V_IN=12V plus 100V/300ms pulse.
V_CTR=12V, I_OUT=2A Load

100V Continuous Input Pulse
V_IN=12V, D=0.2s, T=0.125s
Continuous pulse.
V_CTR=12V, I_OUT=2A Load

100V Input Single Pulse
V_IN=12V plus 100V/100ms pulse.
V_CTR=12V, No Load

100V Input Single Pulse
V_IN=24V plus 100V/300ms pulse.
V_CTR=24V, I_OUT=2A Load

100V Continuous Input Pulse
V_IN=24V, D=0.3s, T=0.125s
Continuous pulse.
V_CTR=24V, I_OUT=2A Load

100V Input Single Pulse
V_IN=24V plus 100V/300ms pulse.
V_CTR=24V, No Load

| V_DD=38V | V_DD=40V | V_DD=40V |
| I_IN 1A/div. | I_IN 1A/div. | I_IN 1A/div. |
| 100ms/div | 2s/div | 40ms/div |

| V_DD=48V | V_DD=51V | V_DD=40V |
| I_IN 0.5A/div. | I_IN 0.5A/div. | I_IN 0.5A/div. |
| 100ms/div | 2s/div | 40ms/div |
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

C₁=220µF, C₂=2.2µF, C₃=39µF, C₄=22µF, L=39µH, V₉ₒᵤₜ=5V, Tₐ=25ºC, unless otherwise noted.

Protector On Resistance

Clamp Voltage vs. Control Voltage

5V Line Regulation

3.3V Line Regulation
OPERATION

Main Control Loop
The MP2499 is a current mode buck regulator. That is, the error amplifier (EA) output voltage is proportional to the peak inductor current.

At the beginning of a cycle, the integrated high side power switch M1 (Fig.1) is off; the EA output voltage is higher than the current sense amplifier output; and the current comparator’s output is low. The rising edge of the 100kHz clock signal sets the RS Flip-Flop. Its output turns on M1 thus connecting the SW pin and inductor to the input supply.

The increasing inductor current is sensed and amplified by the Current Sense Amplifier. Ramp compensation is added to Current Sense Amplifier output and compared to the Error Amplifier output by the PWM Comparator. When the Current Sense Amplifier plus Slope Compensation signal exceeds the EA output voltage, the RS Flip-Flop is reset and the MP2499 reverts to its initial M1 off state.

If the Current Sense Amplifier plus Slope Compensation signal does not exceed the COMP voltage, then the falling edge of the CLK resets the Flip-Flop.

The output of the Error Amplifier integrates the voltage difference between the feedback and the 0.8V bandgap reference. The polarity is such that a FB pin voltage lower than 0.8V increases the EA output voltage. Since the EA output voltage is proportional to the peak inductor current, an increase in its voltage increases current delivered to the output. An external Schottky Diode (D1) carries the inductor current when M1 is off.

Load Current Limiting Loop
The output current information is sensed via the ISP and ISN pins. The regulation threshold is set at 100mV. If $V_{\text{SENSE}}$, the difference of $V_{\text{ISP}}$ and $V_{\text{ISN}}$, is less than 100mV, the output voltage of the power supply will be set by the FB pin. If $V_{\text{SENSE}}$ reaches 100mV, the current limit loop will pull down SS and regulate the output at a constant current determined by the external sense resistor. The external capacitor on SS pin is the dominant compensation capacitor for load current regulation loop. The capacitor has normal value of 100nF, which will put the bandwidth of load current regulation loop to be less than 1kHz. When $V_{\text{SENSE}}$ is higher than 100mV, SS will not drop down to the final regulation level immediately. It will cause the load current to be higher than the programmed level for a short period. A fast comparator is added to shut down power switch when the average load current is higher than 120% of the programmed current limit level.

An inductor DC resistance (DCR) or accurate sense resistor can be used for load current sensing.
Figure 1—Function Block Diagram
APPLICATION INFORMATION

Setting the Output Voltage

The external resistor divider is used to set the output voltage (see the schematic on front page). The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor (see Figure 1). Choose R1 to be around 300kΩ for optimal transient response. R2 is then given by:

\[ R_2 = \frac{R_1}{\frac{V_{OUT}}{0.8V} - 1} \]

Table 1—Resistor Selection for Common Output Voltages

<table>
<thead>
<tr>
<th>V_{OUT} (V)</th>
<th>R1 (kΩ)</th>
<th>R2 (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.8</td>
<td>300 (1%)</td>
<td>240 (1%)</td>
</tr>
<tr>
<td>2.5</td>
<td>300 (1%)</td>
<td>141.1 (1%)</td>
</tr>
<tr>
<td>3.3</td>
<td>300 (1%)</td>
<td>96 (1%)</td>
</tr>
<tr>
<td>5</td>
<td>300 (1%)</td>
<td>57.1 (1%)</td>
</tr>
</tbody>
</table>

Selecting the Inductor

A 33µH to 47µH inductor with a DC current rating of at least 25% percent higher than the maximum load current is recommended for most applications. For highest efficiency, the inductor DC resistance should be less than 200mΩ. For most designs, the inductance value can be derived from the following equation.

\[ L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_L \times f_{SW}} \]

Where \( \Delta I_L \) is the inductor ripple current.

Choose inductor current ripple to be approximately 30% of the maximum load current, \( I_{LOAD} \). The maximum inductor peak current is:

\[ I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2} \]

Under light load conditions below 100mA, larger inductance is recommended for improved efficiency.

Selecting the Input Capacitor

The input capacitor reduces the surge current drawn from the input and also the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance to prevent high frequency switching current from pass to the input. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 220µF electrolytic capacitor is sufficient.

Selecting the Output Capacitor

The output capacitor keeps output voltage small and ensures regulation loop stability. The output capacitor impedance should be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended.

Selecting D2 Diode

The D2 Zener diode voltage is a reference voltage to control the clamp voltage of the OVP protection during a surge condition to choose the Zener voltage to be the same as the input voltage to reduce any OVP protection losses.

Refer to the typical operation curve on page 6 titled “Clamp Voltage vs. VDD-VCTR” to make sure the VDD voltage doesn’t exceed the maximum input voltage, when a surge voltage is applied to the OVP protection.

Selecting Soft Start Capacitor

MP2499 has external soft start function. This external function reduces the start up current surge into the output capacitor. This allows the gradual build up of output voltage to its final set value. The soft start time is decided by following equation:

\[ T_{SS} = \frac{0.7 \times C_{SS}}{39 \times 10^{-6}} \]
Output Current Sensing

The output current can be sensed through the DC resistance (DCR) of the inductor, as shown in Figure 2a.

In Figure 2a, the output current limit is set as:

\[
I_{\text{OUT}} = \frac{100\text{mV}}{\text{DCR}} \times \frac{R_a + R_b}{R_b}
\]

Where DCR is the DC resistance of the inductor winding.

In Figure 2a, it is desirable to keep

\[
\frac{R_a \cdot R_b}{R_a + R_b} \times C_S = \frac{L_1}{\text{DCR}}
\]

For more accurate sensing, use a more accurate (1% or less) sense resistor, as in Figure 2b, where the output current limit is set as:

\[
I_{\text{OUT}} = \frac{100\text{mV}}{R_{\text{SENSE}}}
\]
PACKAGE INFORMATION

SOIC16

TOP VIEW

RECOMMENDED LAND PATTERN

FRONT VIEW

SIDE VIEW

NOTE:
1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AC.
6) DRAWING IS NOT TO SCALE.

NOTE: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.