**DESCRIPTION**

The MP2497 is a monolithic step-down switch mode converter with a programmable output current limit. It achieves 3A continuous output current over a wide input supply range with excellent load and line regulation. An internal 2~4ms soft start prevents inrush current at turning on. And it is capable of providing output line drop compensation.

MP2497 achieves low EMI signature with well controlled switching edges.

Fault condition protection includes hiccup current limit and short circuit protection, programmable output over voltage protection and thermal shutdown.

The MP2497 requires a minimum number of readily available standard external components. The MP2497 is available in SOIC8 and SOIC8E package.

**FEATURES**

- Wide 4.5V to 50V Operating Input Range
- Programmable Output Over Voltage Protection
- Output Adjustable from 0.8V to 25V
- 0.15Ω Internal Power MOSFET Switch
- Internal 4ms Soft Start
- Stable with Low ESR Output Ceramic Capacitors
- Fixed 100kHz Frequency
- Low EMI Signature
- Thermal Shutdown
- Output Line Drop Compensation
- Hiccup Circuit Limit and Short Circuit Protection
- Available in SOIC8 and SOIC8E Package

**APPLICATIONS**

- USB Power Supplies
- Automotive Cigarette Lighter Adapters
- Power Supply for Linear Chargers

---

**TYPICAL APPLICATION**

![Typical Application Diagram](image)

---

**Efficiency vs. Output Current**

![Efficiency Chart](image)
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package</th>
<th>Top Marking</th>
<th>Operating Temperature (TJ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP2497DS*</td>
<td>SOIC8</td>
<td>MP2497</td>
<td>-40°C to +125°C</td>
</tr>
<tr>
<td>MP2497DN**</td>
<td>SOIC8E</td>
<td>MP2497</td>
<td>-40°C to +125°C</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP2497DS–Z);
For RoHS, compliant packaging, add suffix –LF (e.g. MP2497DS–LF–Z).

** For Tape & Reel, add suffix –Z (e.g. MP2497DN–Z);
For RoHS, compliant packaging, add suffix –LF (e.g. MP2497DN–LF–Z).

PACKAGE REFERENCE

ABSOLUTE MAXIMUM RATINGS (1)

- Input Voltage \(V_{\text{IN}}\) .......................................... 60V
- \(V_{\text{IN}}, V_{\text{ISP}}\) .......................................... 0V to 25V
- \(|V_{\text{IN}}, V_{\text{ISP}}|\) .......................................... 0V to 0.4V
- \(V_{\text{SW}}\) ........................................ -0.3V to \(V_{\text{IN}} + 0.3V\)
- \(V_{\text{BST}}\) ........................................ \(V_{\text{SW}} + 6.5V\)
- All Other Pins ........................................ -0.3V to +6.5V
- Junction Temperature ................................. 150°C
- Lead Temperature ................................. 260°C
- Storage Temperature ................................. -65°C to +150°C
- Continuous Power Dissipation (\(T_\text{A} = +25°C\)) (2)
  - SOIC8 ........................................ 1.38W
  - SOIC8E ........................................ 2.5W

Recommended Operating Conditions (3)

- Input Voltage \(V_{\text{IN}}\) ................. 4.5V to 50V
- Output Voltage \(V_{\text{OUT}} (V_{\text{IN}}>26.5V)\) ........ 0.8V to 25V
- Output Voltage \(V_{\text{OUT}} (V_{\text{IN}}\leq 26.5V)\) ................. 0.8V to \((V_{\text{IN}}-1.5V)\)
- Maximum Junction Temp. (\(T_\text{J}\)) ................. +125°C

Thermal Resistance (4) \(\theta_{JA} \quad \theta_{JC}\)

- SOIC8 ........................................ 90 ...... 45... °C/W
- SOIC8E ........................................ 50 ...... 10... °C/W

Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature \(T_\text{J} (\text{MAX})\), the junction-to-ambient thermal resistance \(\theta_{JA}\), and the ambient temperature \(T_\text{A}\). The maximum allowable continuous power dissipation at any ambient temperature is calculated by \(P_\text{D} (\text{MAX}) = (T_\text{J} (\text{MAX}) - T_\text{A})/\theta_{JA}\). Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
ELECTRICAL CHARACTERISTICS

\( V_{\text{IN}} = 12\text{V}, T_A = +25^\circ\text{C}, \) unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Feedback Voltage</td>
<td>( V_{\text{FB}} )</td>
<td>( 4.5\text{V} \leq V_{\text{IN}} \leq 50\text{V} )</td>
<td>0.78</td>
<td>0.8</td>
<td>0.82</td>
<td>\text{V}</td>
</tr>
<tr>
<td>Feedback Bias Current</td>
<td>( I_{\text{BIAS(FB)}} )</td>
<td>( V_{\text{FB}} = 0.8\text{V} )</td>
<td>10</td>
<td></td>
<td></td>
<td>\text{nA}</td>
</tr>
<tr>
<td>Output Over Voltage Reference</td>
<td>( V_{\text{OVREF}} )</td>
<td>( T_A=-40^\circ\text{C} \text{ to } +85^\circ\text{C} )</td>
<td>1.10</td>
<td>1.23</td>
<td>1.36</td>
<td>\text{V}</td>
</tr>
<tr>
<td>Input Bias Current (OVP)</td>
<td>( I_{\text{BIAS(OVP)}} )</td>
<td>( V_{\text{OVP}}=1.23\text{V} )</td>
<td>0.1</td>
<td></td>
<td></td>
<td>\text{\mu A}</td>
</tr>
<tr>
<td>Switch On Resistance</td>
<td>( R_{\text{DS(ON)}} )</td>
<td></td>
<td>0.15</td>
<td></td>
<td></td>
<td>\text{Ω}</td>
</tr>
<tr>
<td>Switch Leakage</td>
<td>( V_{\text{OVP}} = 2\text{V}, V_{\text{SW}} = 0\text{V} )</td>
<td>0.1</td>
<td>10</td>
<td></td>
<td>\text{\mu A}</td>
<td></td>
</tr>
<tr>
<td>Current Limit</td>
<td>Duty Cycle=10%</td>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td>\text{A}</td>
</tr>
<tr>
<td>Oscillator Frequency</td>
<td>( f_{\text{SW}} )</td>
<td>( V_{\text{FB}} = 0.6\text{V} )</td>
<td>80</td>
<td>100</td>
<td>120</td>
<td>\text{kHz}</td>
</tr>
<tr>
<td>Boot-Strap Voltage</td>
<td>( V_{\text{BST}} - V_{\text{SW}} )</td>
<td></td>
<td>4.5</td>
<td></td>
<td></td>
<td>\text{V}</td>
</tr>
<tr>
<td>Minimum On Time</td>
<td>( t_{\text{ON}} )</td>
<td></td>
<td>100</td>
<td></td>
<td></td>
<td>\text{ns}</td>
</tr>
<tr>
<td>SW Rising Edge</td>
<td>( t_{\text{RISE}} )</td>
<td></td>
<td>50</td>
<td></td>
<td></td>
<td>\text{ns}</td>
</tr>
<tr>
<td>SW Falling Edge</td>
<td>( t_{\text{FALL}} )</td>
<td></td>
<td>50</td>
<td></td>
<td></td>
<td>\text{ns}</td>
</tr>
<tr>
<td>Under Voltage Lockout Threshold Rising</td>
<td></td>
<td></td>
<td>2.9</td>
<td>3.4</td>
<td>3.9</td>
<td>\text{V}</td>
</tr>
<tr>
<td>Under Voltage Lockout Hysteresis</td>
<td></td>
<td></td>
<td>200</td>
<td></td>
<td></td>
<td>\text{mV}</td>
</tr>
<tr>
<td>Load Line Compensation Gain</td>
<td>( G_{\text{LLC}} )</td>
<td>( V_{\text{ISP}}-V_{\text{ISN}}=100\text{mV}, \text{check } I_{\text{FB}} )</td>
<td>15</td>
<td>20</td>
<td>25</td>
<td>\text{\mu A/V}</td>
</tr>
<tr>
<td>Current Sense Voltage</td>
<td>( V_{\text{ISP}} - V_{\text{ISN}} )</td>
<td>( V_{\text{ISP}}, V_{\text{ISN}} = 0.5–15\text{V} )</td>
<td>90</td>
<td>100</td>
<td>110</td>
<td>\text{mV}</td>
</tr>
<tr>
<td>Input Bias Current (ISN, ISP)</td>
<td>( I_{\text{BIAS(ISN,ISP)}} )</td>
<td>( V_{\text{ISP}}, V_{\text{ISN}} = 0.5–15\text{V} )</td>
<td>-1</td>
<td>-0.5</td>
<td>+1</td>
<td>\text{\mu A}</td>
</tr>
<tr>
<td>Supply Current (Quiescent)</td>
<td>( V_{\text{OVP}} = 0\text{V}, V_{\text{FB}} = 1\text{V} )</td>
<td>1.2</td>
<td>1.5</td>
<td></td>
<td>\text{mA}</td>
<td></td>
</tr>
<tr>
<td>Thermal Shutdown</td>
<td></td>
<td></td>
<td>150</td>
<td></td>
<td></td>
<td>\text{°C}</td>
</tr>
<tr>
<td>Thermal Shutdown Hysteresis</td>
<td></td>
<td></td>
<td>30</td>
<td></td>
<td></td>
<td>\text{°C}</td>
</tr>
</tbody>
</table>
## PIN FUNCTIONS

<table>
<thead>
<tr>
<th>Package Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>Supply Voltage. The MP2497 operates from a +4.5V to +50V unregulated input. C\textsubscript{IN} is needed to prevent large voltage spikes from appearing at the input. Put C\textsubscript{IN} as close to the IC as possible. It is the drain of the internal power device and power supply for the whole chip.</td>
</tr>
<tr>
<td>2</td>
<td>GND, Exposed Pad</td>
<td>Ground. This pin is the voltage reference for the regulated output voltage. For this reason care must be taken in its layout. This node should be placed outside of the D1 to C\textsubscript{IN} ground path to prevent switching current spikes from inducing voltage noise into the part. Connect exposed pad to GND plane for optimal thermal performance.</td>
</tr>
<tr>
<td>3</td>
<td>FB</td>
<td>Feedback. An external resistor divider from the output to GND tapped to the FB pin sets the output voltage. To prevent current limit run away during a short circuit fault condition the frequency-fold-back comparator lowers the oscillator frequency when the FB voltage is below 250mV.</td>
</tr>
<tr>
<td>4</td>
<td>OVP</td>
<td>Output Over Voltage Protection. Connect OVP to the center point of an external resistor divider from output to GND. The OVP reference is 1.23V.</td>
</tr>
<tr>
<td>5</td>
<td>ISN</td>
<td>Negative Current Sense Input. It is used for load current limiting and output line drop compensation.</td>
</tr>
<tr>
<td>6</td>
<td>ISP</td>
<td>Positive Current Sense Input. It is used for load current limiting and output line drop compensation.</td>
</tr>
<tr>
<td>7</td>
<td>BST</td>
<td>Bootstrap. This capacitor is needed to drive the power switch’s gate above the supply voltage. It is connected between SW and BST pins to form a floating supply across the power switch driver. An on-chip regulator is used to charge up the external boot-strap capacitor. If the on-chip regulator is not strong enough, one optional diode can be connected from IN or OUT to charge the external boot-strap capacitor.</td>
</tr>
<tr>
<td>8</td>
<td>SW</td>
<td>Switch Output. It is the source of power device.</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

C1=220μF, C2=2.2μF, C3=100μF, C4=22μF, L=33μH, RSENSE=33mΩ, TA=25ºC, unless otherwise noted.

Output Line Drop Compensation

\[
\begin{align*}
R_{\text{SENSE}} &= 25\,\text{mΩ} \\
R_{\text{TRACE}} &= 120\,\text{mΩ} \\
R_I &= 301\,\text{kΩ}
\end{align*}
\]

Loop Gain with Phase Margin

\[
\begin{align*}
V_{IN}=12\,\text{V}, V_{OUT}=5\,\text{V}, I_{OUT}=3\,\text{A} \\
\text{Resistor Load}
\end{align*}
\]

Efficiency vs. Output Current

\[
\begin{align*}
V_{OUT}=5\,\text{V}
\end{align*}
\]

Load Regulation

Connect ISP, ISN to GND

VFB vs. Temperature

\[
\begin{align*}
V_{IN}=12\,\text{V}
\end{align*}
\]

EMI Radiation

\[
\begin{align*}
\text{Resistor Load}
\end{align*}
\]
TYPICAL PERFORMANCE CHARACTERISTICS (Continued)
C1=220μF, C2=2.2μF, C3=100μF, C4=22μF, L=33μH, RSENSE=33mΩ, T_A=25ºC, unless otherwise noted.
Figure 1—Functional Block Diagram
OPERATION

Main Control Loop
The MP2497 is a current mode buck regulator. That is, the EA output voltage is proportional to the peak inductor current.

At the beginning of a cycle SW is off; the Error Amplifier output voltage is higher than the Current Sense Amplifier output. The rising edge of the 100kHz CLK signal sets the RS Flip-Flop. Its output turns on SW thus connecting the SW pin and inductor to the input supply.

The increasing inductor current is sensed and amplified by the Current Sense Amplifier. Ramp Compensation is summed to Current Sense Amplifier output and compared to the Error Amplifier output by the PWM Comparator. When the Current Sense Amplifier plus Slope Compensation signal exceeds the Error Amplifier output voltage, the RS Flip-Flop is reset and the MP2497 reverts to its initial SW off state.

If the Current Sense Amplifier plus Slope Compensation signal does not exceed the COMP voltage, then the falling edge of the CLK resets the Flip-Flop.

The output of the Error Amplifier integrates the voltage difference between the feedback and the reference. The polarity is such that an FB pin voltage is lower than 0.8V increases the EA output voltage. Since the EA output voltage is proportional to the peak inductor current, an increase in its voltage increases current delivered to the output. An external Schottky Diode (D1) carries the inductor current when SW is off.

Hiccup Mode Current Limit Protection
The output current information for current limit protection is sensed via the ISP and ISN pins. The sense voltage limit threshold is set at 100mV. MP2497 has hiccup over current limit function. Once the VSENSE exceeds the 100mV, the current limit loop will turn off high side switch immediately. Meanwhile, internal soft start circuit will be reset after FB is lower than 0.3V, and then the high side switch turns on and MP2497 restarts with a full soft start. This hiccup process is repeated until the fault is removed. And, current limit value can be programmed to be lower by internal current source and external resistors connected to ISN and ISP pins, when output voltage is lower than 200mV. Then, the average short circuit current can be greatly reduced.

Output Over Voltage Protection
The MP2497 has output over voltage protection. The OVP reference 1.23V is on the positive input of the OVP comparator. The output voltage is fed to OVP pin through an external resistor divider. If the voltage on OVP pin is higher than 1.23V, the high side switch will be turned off immediately and part will be latched off after a timer delay.

Output Line Drop Compensation
If the trace from MP2497 output terminator to the load is too long, there will be a voltage drop on the long trace which is variable with load current. MP2497 is capable of compensating the output voltage drop to keep a constant voltage at load, whatever the load current is. The output voltage is compensated by feeding a current to the top feedback resistance R1. The load line compensation gain can be programmed according to RSENSE and RTRACE (Figure 2) values.
APPLICATION INFORMATION

Setting the Output Line Drop Compensation

Figure 2 shows the block of output line drop compensation.

If the trace to the load is long, there is a voltage drop between \( V_{\text{OUT}} \) and \( V_{\text{LOAD}} \). \( V_{\text{OUT}} \) (voltage at output terminator) is not equal to \( V_{\text{LOAD}} \) (voltage at load). The voltage drop can be described by:

\[
V_{\text{DROP}} = I_{\text{OUT}} \times R_{\text{TRACE}}
\]  
(1)

Where, the \( R_{\text{TRACE}} \) is the resistance of the output line. \( R_{\text{TRACE}} = R_{\text{TRACE1}} + R_{\text{TRACE2}} \)

Then, the \( V_{\text{LOAD}} \) is:

\[
V_{\text{LOAD}} = V_{\text{OUT}} - I_{\text{OUT}} \times R_{\text{TRACE}}
\]  
(2)

To keep an accurate and constant load voltage, the output line drop compensation is necessary.

MP2497 offers a compensation method, by adjusting the FB voltage slightly according to the load current.

The relation between \( V_{\text{OUT}} \) and \( V_{\text{FB}} \) can be described by:

\[
\frac{V_{\text{OUT}} - V_{\text{FB}}}{R_1} = \frac{V_{\text{FB}} + I_{\text{OUT}} \times R_{\text{SENSE}} \times 6}{400k\Omega}
\]  
(3)

Where, \( V_{\text{FB}} \) is 0.8V.

Then, the \( V_{\text{OUT}} \) can be calculated by:

\[
V_{\text{OUT}} = (1 + \frac{R_1}{R_2}) \times 0.8V + \frac{I_{\text{OUT}} \times R_{\text{SENSE}} \times 6 \times R_1}{400k\Omega}
\]  
(4)

The \( V_{\text{LOAD}} \) is determined by:

\[
V_{\text{LOAD}} = (1 + \frac{R_1}{R_2}) \times 0.8V + \frac{I_{\text{OUT}} \times R_{\text{SENSE}} \times 6 \times R_1}{400k\Omega} - I_{\text{OUT}} \times R_{\text{TRACE}}
\]  
(5)

To maintain the \( V_{\text{LOAD}} \) is not variable with load current. The equation below should be satisfied:

\[
\frac{I_{\text{OUT}} \times R_{\text{SENSE}} \times 6 \times R_1}{400k\Omega} = I_{\text{OUT}} \times R_{\text{TRACE}}
\]  
(6)

Simplify the formula above, we can get:

\[
R_1 = \frac{R_{\text{TRACE}} \times 400k\Omega}{6 \times R_{\text{SENSE}}}
\]  
(7)

In the formula above, \( R_{\text{SENSE}} \) is known. And \( R_{\text{TRACE}} \) can be tested or evaluated. So, we can select a proper top feedback resistor \( R_1 \) according to the \( R_{\text{TRACE}} \) and \( R_{\text{SENSE}} \) to compensate the output line voltage drop.

Setting the Output Voltage

The external resistor divider is used to set the output voltage (see the typical application circuit on the front page). The feedback resistor \( R_1 \) is decided by output line drop compensation. \( R_2 \) is then given by:

\[
R_2 = \frac{R_1}{\frac{V_{\text{OUT}}}{0.8V} - 1}
\]  
(8)
Selecting the Inductor
A 10µH to 47µH inductor with a DC current rating of at least 25% percent higher than the maximum load current is recommended for most applications. For highest efficiency, the inductor DC resistance should be less than 200mΩ. For most designs, the inductance value can be derived from the following equation.

\[ L = \frac{V_{\text{OUT}} \times (V_{\text{IN}} - V_{\text{OUT}})}{V_{\text{IN}} \times \Delta I \times f_{\text{OSC}}} \]  

(9)

Where \( \Delta I \) is the inductor ripple current.

Choose inductor current ripple to be approximately 30% of the maximum load current, 3A. The maximum inductor peak current is:

\[ I_{L(\text{MAX})} = I_{\text{LOAD}} + \frac{\Delta I}{2} \]  

(10)

Under light load conditions below 100mA, larger inductance is recommended for improving efficiency.

Selecting the Input Capacitor
The input capacitor reduces the surge current drawn from the input and also the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance to prevent high frequency switching current from passing to the input. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 4.7µF capacitor is sufficient.

Selecting the Output Capacitor
The output capacitor keeps output voltage small and ensures regulation loop stability. The output capacitor impedance should be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended.

Setting the Output OVP Threshold
The output OVP threshold is set by connecting an external resistor divider (R3, R4 see the typical application circuit on the front page) at OVP pin. Choose R3 to be 39kΩ for lower power dissipation. Then, R4 is given by:

\[ R_4 = R_3 \frac{V_{\text{OVREF}}}{V_{\text{OVP}}} - 1 \]  

(11)

Where, \( V_{\text{OVREF}} \) is the OVP reference, 1.23V. \( V_{\text{OVP}} \) is over voltage protection threshold.

Setting the Current Limit
The hiccup current limit can be set by the DC resistance (DCR) of the inductor, as shown in Figure 3a.

For more accurate sensing, use a more accurate sense resistor.

In Figure 3a, the output current limit is set as:

\[ I_{\text{OUT,L}} = \frac{100mV}{\text{DCR}} \]  

(12)

Where, DCR is the DC resistance of the inductor winding. \( R_a \) and \( C_a \) is a low pass filter.

In Figure 3b, the output current limit is set as:

\[ I_{\text{OUT,L}} = \frac{100mV}{R_{\text{SENSE}}} \]  

(13)

Figure 3—Current Sensing Methods
Programming the Short Circuit Current Limit

The hiccup current limit at output short condition can be programmed to be lower by external resistors ($R_{S1}$, $R_{S2}$, $R_{S1}=R_{S2}$), as shown in figure 4.

When output voltage is lower than 200mV, the current limit is described by:

$$I_{OUT\_SL} \times R_{SENSE} + 6.2\mu A \times R_{S1} = 100mV$$  \hspace{1cm} (14)

The current limit at output short condition is:

$$I_{OUT\_SL} = \frac{100mV - 6.2\mu A \times R_{S1}}{R_{SENSE}}$$  \hspace{1cm} (15)

External Bootstrap Diode

It is recommended that an external bootstrap diode be added when the system has a 5V fixed input or the power supply generates a 5V output. This helps improve the efficiency of the regulator. The bootstrap diode can be a low cost one such as IN4148 or BAT54.

This diode is also recommended for high duty cycle operation (when $\frac{V_{OUT}}{V_{IN}}>65\%$) and high output voltage ($V_{OUT}>12V$) applications.

Figure 4—Short Circuit Current Limit

PC Board Layout

The high frequency path (IN, SW and GND) should be placed very close to the device with short, direct and wide traces. The input capacitor needs to be as close as possible to the IN and GND pins. The external feedback resistors should be placed next to the FB pin. Keep the switching node SW short and away from the feedback network.

Figure 5—External Bootstrap Diode

Design Example

Below is a design example following the application guidelines for the specifications:

| $V_{IN}$ | 8 to 50V |
| $V_{OUT}$ | 5V |
| $V_{OVP}$ | 6V |
| $F_{SW}$ | 100kHz |
| $I_{OUT\_L}$ | 3A |

The detailed application schematic is shown in Figure 6. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more possible applications of this device, please refer to related Evaluation Board Data Sheets.
Figure 6—Detailed Application Schematic
PACKAGE INFORMATION

SOIC8

TOP VIEW

RECOMMENDED LAND PATTERN

FRONT VIEW

SIDE VIEW

NOTE:

1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY BOTTOM OF LEADS AFTER FORMING SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
6) DRAWING IS NOT TO SCALE.
PACKAGE INFORMATION

SOIC8E (EXPOSED PAD)

**NOTICE:**
The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

**RECOMMENDED LAND PATTERN**

**NOTE:**
1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSIONS OR GATE BURRS
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS012, VARIATION BA
6) DRAWING IS NOT TO SCALE.

**PACKAGE INFORMATION**

**SOIC8E (EXPOSED PAD)**

**NOTICE:**
The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

**RECOMMENDED LAND PATTERN**

**NOTE:**
1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSIONS OR GATE BURRS
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS012, VARIATION BA
6) DRAWING IS NOT TO SCALE.

**PACKAGE INFORMATION**

**SOIC8E (EXPOSED PAD)**

**NOTICE:**
The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

**RECOMMENDED LAND PATTERN**

**NOTE:**
1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSIONS OR GATE BURRS
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS012, VARIATION BA
6) DRAWING IS NOT TO SCALE.