**DESCRIPTION**

MP156 is a primary-side regulator that provides accurate constant voltage (CV) regulation without opto-coupler, support Buck, Buck-Boost, Boost and Flyback topologies. It has an integrated 500V MOSFET to simplify the structure and reduce costs. These features make it a competitive candidate for off-line low power applications, such as home appliances and standby power.

MP156 is a green-mode-operation regulator. Both its the peak current and the switching frequency decrease as the load decreases to provide excellent efficiency at light load, thus improving the overall average efficiency.

MP156 features various protections, including thermal shutdown (TSD), VCC under-voltage lockout (UVLO), overload protection (OLP), short-circuit protection (SCP), and open loop protection.

MP156 is available in the TSOT23-5 and SOIC8 packages.

**FEATURES**

- Primary-side constant voltage (CV) control, supporting Buck, Buck-Boost, Boost and Flyback topologies
- Integrated 500V/20Ω MOSFET
- <30mW no-load power consumption
- Up to 4W output power
- Maximum DCM output current less than 130mA
- Maximum CCM output current less than 220mA
- Low VCC Operating Current
- Frequency foldback
- Limited maximum frequency
- Peak-current compression
- Internal high-voltage current source
- Internal 350ns leading-edge blanking
- Thermal shutdown (auto restart)
- VCC under voltage lockout with hysteresis
- Timer based over-load protection.
- Short-circuit protection
- Open-loop protection

**APPLICATIONS**

- Home appliances, white goods and consumer electronics
- Industrial controls
- Standby power

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. “MPS” and “The Future of Analog IC Technology” are Registered Trademarks of Monolithic Power Systems, Inc.
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package</th>
<th>Top Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP156GJ</td>
<td>TSOT23-5</td>
<td>AFA</td>
</tr>
<tr>
<td>MP156GS</td>
<td>SOIC8</td>
<td>MP156</td>
</tr>
</tbody>
</table>

* For Tape & Reel, add suffix –Z (e.g. MP156GJ–Z);
* For Tape & Reel, add suffix –Z (e.g. MP156GS–Z);

PACKAGE REFERENCE

<table>
<thead>
<tr>
<th>TOP VIEW</th>
<th>TOP VIEW</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC 1</td>
<td>VCC 1</td>
</tr>
<tr>
<td>FB 2</td>
<td>FB 2</td>
</tr>
<tr>
<td>SOURCE 3</td>
<td>SOURCE 4</td>
</tr>
<tr>
<td>SOURCE 4</td>
<td>SOURCE 5</td>
</tr>
<tr>
<td>4</td>
<td>5</td>
</tr>
<tr>
<td>DRAIN 5</td>
<td>DRAIN 6</td>
</tr>
</tbody>
</table>

ABSOLUTE MAXIMUM RATINGS (1)

Drain to source.............................. -0.7V to 500V
All other pins ................................ -0.7V to 6.5V
Continuous Power Dissipation... (T_A = +25°C) (2)
TSOT23-5 ...................................................... 1W
SOIC8............................................................. 1W
Junction Temperature .................. 150°C
Lead Temperature .............................. 260°C
Storage Temperature .................. -60°C to +150°C
ESD Capability Human Body Mode ...... 4.0kV
ESD Capability Machine Mode.......... 200V

Recommended Operating Conditions (3)

Operating Junction Temp. (T_J) ........... -40°C to +125°C
Operating VCC range ...................... 5.3V to 5.6V

Thermal Resistance (4) \(\theta_{JA}\) \(\theta_{JC}\)

TSOT23-5 ........................................ 100 ....... 55 .... °C/W
SOIC8.............................................. 96 ....... 45 .... °C/W

Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature (T_J(MAX)), the junction-to-ambient thermal resistance \(\theta_{JA}\), and the ambient temperature (T_A). The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD(MAX) = (T_J(MAX)-T_A)\(\theta_{JA}\). Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuit protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
## ELECTRICAL CHARACTERISTICS

\( V_{CC} = 5.8V, \, T_A = 25^\circ C, \) unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Start-up Current Source (Drain Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Internal regulator supply current</td>
<td>( I_{\text{regulator}} )</td>
<td>VCC=4V; V( _{\text{Drain}}=100V )</td>
<td>2.5</td>
<td>3.5</td>
<td>4.5</td>
<td>mA</td>
</tr>
<tr>
<td>Drain pin leakage current</td>
<td>( I_{\text{Leak}} )</td>
<td>VCC=5.8V; V( _{\text{Drain}}=400V )</td>
<td>10</td>
<td>12</td>
<td></td>
<td>( \mu A )</td>
</tr>
<tr>
<td>Breakdown Voltage</td>
<td>( V_{BR,\text{DSS}} )</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td><strong>Supply Voltage Management (VCC Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VCC level (increasing) where the internal regulator stops</td>
<td>( V_{\text{COCFF}} )</td>
<td></td>
<td>5.4</td>
<td>5.6</td>
<td>5.8</td>
<td>V</td>
</tr>
<tr>
<td>VCC level (decreasing) where the internal regulator turns on</td>
<td>( V_{\text{CCON}} )</td>
<td></td>
<td>5.1</td>
<td>5.3</td>
<td>5.6</td>
<td>V</td>
</tr>
<tr>
<td>VCC regulator on and off hysteresis</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>250 mV</td>
</tr>
<tr>
<td>VCC level (decreasing) where the IC stops</td>
<td>( V_{\text{CSTOP}} )</td>
<td></td>
<td>3.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VCC level (decreasing) where the protection phase ends</td>
<td>( V_{\text{CPRO}} )</td>
<td></td>
<td>2.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Internal IC consumption</td>
<td>( I_{\text{CC}} )</td>
<td>VCC=5.8V, ( f_s=37kHz, , D=40% )</td>
<td></td>
<td></td>
<td>430</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>Internal IC consumption (No switching)</td>
<td>( I_{\text{CC}} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>165 ( \mu A )</td>
</tr>
<tr>
<td>Internal IC consumption, latch-off phase</td>
<td>( I_{\text{CC,LATCH}} )</td>
<td>VCC=5.3V</td>
<td></td>
<td></td>
<td>16</td>
<td>( \mu A )</td>
</tr>
<tr>
<td><strong>Internal MOSFET (Drain Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Breakdown Voltage</td>
<td>( V_{ \text{BR, DSS}} )</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>ON resistance</td>
<td>( R_{on} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>20 ( \Omega )</td>
</tr>
<tr>
<td><strong>Internal Current Sense</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak current limit</td>
<td>( I_{\text{Limit}} )</td>
<td></td>
<td>260</td>
<td>290</td>
<td>345</td>
<td>mA</td>
</tr>
<tr>
<td>Leading-edge blanking</td>
<td>( \tau_{\text{LEB1}} )</td>
<td></td>
<td>350</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>SCP point</td>
<td>( I_{\text{SCP}} )</td>
<td></td>
<td>450</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Leading-edge blanking for SCP</td>
<td>( \tau_{\text{LEB2}} )</td>
<td></td>
<td>180</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>Feedback Input (FB Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Minimum off time</td>
<td>( \tau_{\text{minoff}} )</td>
<td></td>
<td>15</td>
<td>18</td>
<td>21</td>
<td>( \mu s )</td>
</tr>
<tr>
<td>Primary MOSFET feedback turn-on threshold</td>
<td>( V_{\text{FB}} )</td>
<td></td>
<td>2.45</td>
<td>2.55</td>
<td>2.65</td>
<td>V</td>
</tr>
<tr>
<td>OLP feedback trigger threshold OLP</td>
<td>( V_{\text{FB,O LP}} )</td>
<td></td>
<td>1.6</td>
<td>1.7</td>
<td>1.8</td>
<td>V</td>
</tr>
<tr>
<td>OLP delay time</td>
<td>( \tau_{\text{OLP}} ) ( f_s=37kHz )</td>
<td></td>
<td>170</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>Open-loop detection</td>
<td>( V_{\text{OLD}} )</td>
<td></td>
<td>60</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td><strong>Thermal Shutdown</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal shutdown threshold</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>150 ( ^\circ C )</td>
</tr>
</tbody>
</table>
TYPICAL CHARACTERISTICS

Breakdown Voltage vs. Junction Temperature

On-State Resistance vs. Junction Temperature

Feedback Voltage vs. Junction Temperature

Minimum Off Time vs. Junction Temperature
TYPICAL PERFORMANCE CHARACTERISTICS

$V_{IN} = 265\text{VAC}$, $V_{OUT} = 12\text{V}$, $I_{OUT} = 150\text{mA}$, $L = 1.8\text{mH}$, $C_{OUT} = 100\mu\text{F}$, $T_A = +25^\circ\text{C}$, unless otherwise noted.

Start Up

Normal Operation

SCP

Open Loop Protection
TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$V_{IN} = 230V_{AC}$, $V_{OUT} = 12V$, $I_{OUT} = 150mA$, $L = 1.8mH$, $C_{OUT} = 100\mu F$, $T_A = +25^\circ C$, unless otherwise noted.

### Input Power Start Up

![Input Power Start Up](image1)

### Input Power Shut Down

![Input Power Shut Down](image2)

### SCP Entry

![SCP Entry](image3)

### SCP recovery

![SCP recovery](image4)

### Open Loop Entry

![Open Loop Entry](image5)

### Open Loop Recovery

![Open Loop Recovery](image6)

### Output Voltage Ripple

![Output Voltage Ripple](image7)

### Load Transient

![Load Transient](image8)
## PIN FUNCTIONS

<table>
<thead>
<tr>
<th>Pin # TSOT23-5</th>
<th>Pin # SOIC8</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>VCC</td>
<td>Control circuit power supply.</td>
</tr>
<tr>
<td>2</td>
<td>2</td>
<td>FB</td>
<td>Regulator feedback.</td>
</tr>
<tr>
<td>3,4</td>
<td>3,4</td>
<td>SOURCE</td>
<td>Internal power MOSFET source. Ground reference for VCC and FB pins.</td>
</tr>
<tr>
<td>5</td>
<td>7</td>
<td>DRAIN</td>
<td>Internal power MOSFET drain. High-voltage current source input.</td>
</tr>
<tr>
<td>5,6,8</td>
<td>N/C</td>
<td></td>
<td>Not connected.</td>
</tr>
</tbody>
</table>
Figure 1: Functional Block Diagram
OPERATION

MP156 is a green-mode-operation regulator: the peak current and the switching frequency both decrease with a decreasing load. As a result, it still offers excellent light-load efficiency, thus improved average efficiency. The typical application diagram shows the regulator operating with a minimum number of external components. It incorporates multiple features as described in the following sections.

Start-Up and Under-Voltage Lockout

The internal high-voltage regulator self-supplies the IC from the Drain pin. The IC starts switching and the internal high voltage regulator turns off when the voltage on VCC reaches 5.6V. The internal high-voltage regulator turns on to charge the external VCC capacitor when the VCC voltage falls below 5.3V. A small capacitor (in the low μF range) can maintain the VCC voltage and thus lower the capacitor cost.

When the VCC voltage drops below 3.4V, the IC stops switching, then the internal high-voltage regulator charges the VCC capacitor.

Under fault conditions—such as OLP, SCP, and OTP—the IC stops switching and an internal current source (~16μA) discharges the VCC capacitor. The internal high-voltage regulator will not charge the VCC capacitor until the VCC voltage drops below 2.4V. Under fault conditions, estimate the restart time using the following equation,

$$\tau_{\text{restart}} = C_{\text{VCC}} \times \frac{V_{\text{CC}} - 2.4V}{16\mu A} + C_{\text{VCC}} \times \frac{5.6V - 2.4V}{3.5mA}$$

Figure 2 shows the typical waveform with VCC under-voltage lockout.

Constant Voltage Operation

MP156 acts as a fully-integrated regulator when used in the Buck topography, as shown in the typical application on page 1.

At the beginning of each cycle, the integrated MOSFET turns ON while the feedback voltage remains below the 2.5V reference voltage, which indicates insufficient output voltage. The peak current limitation determines the ON period. After the ON period elapses, the integrated MOSFET turns off. The freewheeling diode (D1) will not turn on until the inductor (L1) charges the sampling capacitor (C3) voltage to equal the output voltage. The sampling capacitor voltage changes with the output voltage, and can sample and hold the output voltage to regulate the output voltage. The sampling capacitor voltage will decrease when the L1 inductor current falls below the output current. When the feedback voltage falls below the 2.5V reference voltage, a new switching cycle begins. Figure 3 shows this operation under CCM in detail.
Thus monitoring the sampling capacitor regulates the output voltage. Use the following equation to determine the output voltage:

$$V_o = 2.5V \times \frac{R_1 + R_2}{R_2}$$

**Frequency Foldback**

Under light-load or no-load conditions, the output drops very slowly, thus increasing the time when the MOSFET turn-on time. The frequency decreases as the load decreases. The MP156 remains highly efficient under light-load condition by reducing the switching frequency automatically.

Determine the switching frequency as:

$$f_s = \frac{(V_{in} - V_o)}{2L(I_{peak} - I_o)} \cdot \frac{V_o}{V_{in}}, \text{ for CCM}$$

$$f_s = \frac{2(V_{in} - V_o) \cdot I_o \cdot V_o}{L I_{peak}^2} \cdot \frac{V_{in}}{V_o}, \text{ for DCM}$$

At the same time, the peak current limit decreases from 290mA as the off-time increases. In standby mode, the frequency and the peak current are both minimized, allowing for a smaller dummy load. As a result, peak-current compression helps to reduce no-load consumption. Estimate the peak current limit from the following equation ($\tau_{off}$ is the power module’s off time):

$$I_{peak} = 290mA - (1mA / \mu s) \times (\tau_{off} - 18\mu s)$$

### Minimum Off-Time Limit

The MP156 implements a minimum off-time limit. During normal operation, the minimum off-time limit is 18µs, and this limit gradually shortens during the start-up period from 72µs, to 36µs, to 18µs (see Figure 4). Each minimum off-time retains 128 switching cycles. This soft-start function provides a safe start-up.

### EA Compensation

The MP156 features error amplifier (EA) compensation function (Shown in Figure 5) to improve load regulation. 6µs after the MOSFET turns off, the MP156 samples the feedback voltage. Thus EA compensation regulates the 2.5V reference voltage with the load to improve overall power regulation.

### Ramp Compensation

An internal ramp compensation circuit precisely maintains the output voltage. Figure 6 shows an exponential voltage sinking source added to pull down the reference voltage of the feedback comparator. The ramp compensation is a function of the load conditions: the compensation is about the 1mV/µs under full-load conditions compensation increases exponentially as the load decreases.
Over-Load Protection (OLP)
The peak current and the switching frequency both increase as the load increases. When the switching frequency and peak current reach their maximums, the output voltage decreases if the load continues to increase so that the FB voltage drops below the OLP point.

The MP156 continuously monitors FB. When the FB voltage drops below 1.7V—which is considered as an error flag—the timer starts. Removing the error flag resets the timer. If the timer reaches 170ms ($f_s=37kHz$), OLP occurs. This timer duration avoids triggering OLP when the power supply starts up or is in a load transition phase: The power supply should start up in less than 170ms ($f_s=37kHz$). Changing the switching frequency changes the OLP delay time as per the following equation:

$$\tau_{\text{Delay}} \approx 170\text{ms} \times \frac{37kHz}{f_s}$$

Short-Circuit Protection (SCP)
The MP156 monitors the peak current, and shuts down when the peak current rises above 450mA through short-circuit protection. The power supply resumes operation with the removal of the fault.

Thermal Shutdown (TSD)
To prevent any lethal thermal damage, the MP156 shuts down switching when the inner temperature exceeds 150°C. During the thermal shutdown (TSD), the VCC capacitor discharges to 2.4V, and then the internal high voltage regulator re-charges by.

Open-Loop Detection
If $V_{FB}$ is less than 60mV, the IC will stop switching and a re-start cycle will begin. During start-up, the open loop detection is blanked for 128 switching cycles.

Leading-Edge Blanking
An internal leading-edge blanking (LEB) unit—between the current sense resistor inside the IC and the current comparator input—avoids premature switching pulse termination due to parasitic capacitance. During the blanking time, the current comparator is disabled and can not turn off the external MOSFET. Figure 6 shows the leading-edge blanking.
## APPLICATION INFORMATION

### Table 1. Common Topologies Using MP156

<table>
<thead>
<tr>
<th>Topology</th>
<th>Circuit Schematic</th>
<th>Features</th>
</tr>
</thead>
</table>
| High-Side Buck       | ![High-Side Buck Schematic](image1) | 1. No-isolation,  
2. Positive output  
3. Low cost  
4. Direct feedback |
| High-Side Buck-Boost | ![High-Side Buck-Boost Schematic](image2) | 1. No-isolation,  
2. Negative output  
3. Low cost  
4. Direct feedback |
| Boost                | ![Boost Schematic](image3) | 1. No-isolation,  
2. Positive output  
3. Low cost  
4. Direct feedback |
| Flyback              | ![Flyback Schematic](image4) | 1. Isolation,  
2. Positive output  
3. Low cost  
4. Indirect feedback |
Topology Options
MP156 can be used in common topologies, such as Buck, Buck-Boost, Boost and Flyback. Please find the Table.1 for more information.

Component Selection

Input Capacitor
The input capacitor supplies the DC input voltage for the converter. Figure 7 shows the typical DC bus voltage waveform of a half-wave rectifier.

![Figure 7: Input Voltage Waveform](image)

Typically, the use of a half-wave rectifier requires an input capacitor rated at 3uF/W for the universal input condition. When using the full-wave rectifier, choose a smaller capacitor. Avoid a minimum DC voltage below 70V; a low DC input voltage can cause thermal shutdown.

Inductor
The MP156 has a minimum off-time limit that determines the maximum power output. The maximum power increases as the inductor increases. Using a smaller inductor may cause failure at full load, but a larger inductor means a higher OLP load. For best results, select an inductor with the minimum value that can supply the rated power. Estimate the maximum power with:

\[ P_{\text{max}} = \frac{V_o}{2L} I_{\text{peak}} \left( I_{\text{peak}} - \frac{V_o T_{\text{min off}}}{2L} \right), \text{ for CCM} \]

\[ P_{\text{max}} = \frac{1}{2} L_{\text{peak}}^2 \cdot \frac{1}{T_{\text{min off}}}, \text{ for DCM} \]

To account for different converter tolerances—such as peak current limitation, minimum off time and so on—find the minimum value, \( P_{\text{min}} \), of the maximum output power. Choose an inductor with a \( P_{\text{min}} \) higher than the rated power.

Figure 8 shows an example of a \( P_{\text{min}} \) curve with a 12V output. (\( I_{\text{peak}} = 0.29 \text{A}, T_{\text{min off}} = 18 \mu\text{s} \))

![Figure 8: P_{\text{min}} vs. L at 12V](image)

For a 1.2W converter (12V, 0.1A), the minimum inductor value is about 0.9mH.

To reduce costs, use a standard off-the-shelf inductor no less than the calculated value.

Frewheeling Diode
Select a diode with a maximum reverse voltage rating greater than the maximum input voltage, and a current rating determined by the output current.

The freewheeling diode’s reverse recovery can affect efficiency and circuit operation, so use an ultra fast diode such as the EGC10JH.

Output Capacitor
The output capacitor is required to maintain the DC output voltage. Estimate the output voltage ripple as:

\[ V_{\text{CM ripple}} = \frac{\Delta i}{8f_s C_o} + \Delta i \cdot R_{\text{ESR}}, \text{ for CCM} \]

\[ V_{\text{DCM ripple}} = \frac{I_o}{f s C_o} \left( \frac{l_{\text{pk}} - l_o}{l_{\text{pk}}} \right)^2 + l_{\text{pk}} \cdot R_{\text{ESR}}, \text{ for DCM} \]
For best results, use ceramic, tantalum or low ESR electrolytic capacitors to reduce the output voltage ripple.

**Feedback Resistors**

The resistor divider determines the output voltage. Choose appropriate values for R1 and R2 to maintain $V_{FB}$ at 2.5V. Avoid large R2 value (typically 5kΩ to 10kΩ).

**Feedback Capacitor**

The feedback capacitor provides a sample and hold function. Small capacitors result in poor regulation at light loads, and large capacitors affect the circuit operation. Roughly estimate an optimal capacitor value using the following equation:

$$\frac{1}{2 \frac{V_o}{R_1} + \frac{V_o}{R_2}} \leq C_{FB} \leq \frac{V_o}{\frac{R_1}{R_2} + R_1} \frac{C_o}{I_o}$$

Choose the nearest appropriate value.

**Dummy Load**

A dummy load is required to maintain the load regulation. This ensures sufficient inductor energy to charge the sample and hold capacitor to detect the output voltage. Normally a 3mA dummy load is needed and can be adjusted to the regulated voltage. Increasing the dummy load reduces the efficiency and no-load consumption. Use a zener diode if no-load regulation is not a concern.

**Auxiliary VCC Supply**

The MP156 drops below the 30mW no-load power requirement. This chip requires a diode (D3) to reduce overall power consumption. In addition, the MP156 requires an external VCC supply. This supply is derived from the resistor connected between C3 and C4. For values above $V_o=7V$, determine $R_3$ as per the formula below.

$$R \approx \frac{V_o - 5.8V}{180\mu A}$$

**Surge Performance**

Select an appropriate input capacitor value to obtain a good surge performance. Figure 10 shows the half-wave rectifier. Table 2 shows the capacitance required under normal condition for different surge voltages.

**Layout Guide**

PCB layout is very important for reliable operation, and good EMI and thermal performance. Please follow these guidelines to optimize performance.

1) Minimize the loop area formed by the input capacitor, IC, freewheeling diode, inductor and output capacitor.
2) Place the power inductor far away from the input filter.
3) Place a capacitor valued at several hundred pF between the FB pin and source as close the IC as possible.
4) Connect the exposed pad with the DRAIN pin to a larger copper area to improve thermal performance.
Design Example

Below is a design example following the application guidelines for the specifications:

<table>
<thead>
<tr>
<th>Table 3: Design Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
</tr>
<tr>
<td>$V_{OUT}$</td>
</tr>
<tr>
<td>$I_{OUT}$</td>
</tr>
</tbody>
</table>

The detailed application schematic is shown in Figure. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more device application, please refer to the related Evaluation Board Datasheets.
TYPICAL APPLICATION CIRCUITS

Figure 11 shows a typical application example of a 12V, 150mA non-isolated power supply using MP156.

![Typical Application Circuit Diagram]

Figure 11: Typical Application at 12V, 150mA
FLOW CHART

Start

Internal High Voltage Regulator ON

Vcc>5.6V

Y

Vcc<5.3V

N

 OTP, SCP

and open loop

N

Vcc<3.4V

Y

Monitor VFB

N

Shut Down Internal High Voltage Regulator

Soft Start

Vcc<5.3V

Y

VFB<2.5V

N

VccDecrease to 2.4

N

Continuous Fault Monitor

Y

VFB<1.7V

N

6144 switching counter finished?

Y

Vcc<3.4V

N

Turn ON the MOSFET

N

OLP=Logic High

Y

Monitor VFB

N

VFB<1.7V

Y

Figure 12: Control Flow Chart
Figure 13: Signal Evolution in the Presence of a Fault
PACKAGE INFORMATION

TSOT23-5

TOP VIEW

RECOMMENDED LAND PATTERN

FRONT VIEW

SIDE VIEW

NOTE:
1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH,
   PROTRUSION OR GATE BURR.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH
   OR PROTRUSION.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING)
   SHALL BE 0.10 MILLIMETERS MAX.
5) DRAWING CONFORMS TO JEDEC MO-193, VARIATION AA.
6) DRAWING IS NOT TO SCALE.
PACKAGE INFORMATION

SOIC8

RECOMMENDED LAND PATTERN

NOTE:
1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004 INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
6) DRAWING IS NOT TO SCALE.

NOTICE: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.